FinFET Modeling for IC Simulation and Design

CHF 103.00
Auf Lager
SKU
QJBT80TVLPD
Stock 1 Verfügbar
Free Shipping Kostenloser Versand
Geliefert zwischen Do., 16.10.2025 und Fr., 17.10.2025

Details

Informationen zum Autor Yogesh Singh Chauhan is a Chair Professor in the Department of Electrical Engineering at the Indian Institute of Technology Kanpur, India. He is the developer of several industry standard models: ASM-HEMT, BSIM-BULK (formerly BSIM6), BSIM-CMG, BSIM-IMG, BSIM4 and BSIM-SOI models. His research group is involved in developing compact models for GaN transistors, FinFET, nanosheet/gate-all-around FETs, FDSOI transistors, negative capacitance FETs and 2D FETs. His research interests are RF characterization, modeling, and simulation of semiconductor devices. Darsen D. Lu was one of the key contributors of the industry standard FinFET compact model, BSIM-CMG, and thin-body SOI compact model, BSIM-IMG. He received his B.Sc. in electrical engineering in 2005, from National Tsing Hua University, Hsinchu, Taiwan, and his M.Sc. and Ph.D. in electrical engineering from the University of California, Berkeley, in 2007 and 2011 respectively. From 2011 to 2015, he has been a research scientist at the IBM Thomas J. Watson Research Center, Yorktown Heights, New York. He is currently a Macronix Endowed Chair (Associate) Professor at National Cheng Kung University, Tainan, Taiwan. His current research focuses on the fabrication and modeling of ferroelectric memory (ferroelectric FinFET) devices, cryogenic CMOS modeling for high-performance and quantum computation, and the design of AI/neuromorphic circuits and systems. Sriramkumar Venugopalan received his M.Sc. and Ph.D. in electrical engineering at the University of California, Berkeley and his B.Sc. from the Indian Institute of Technology (IIT), Kanpur. While pursuing his doctoral degree he contributed to research and development of multi-gate transistor compact SPICE models. He lead the industry standardization effort for BSIM-CMG model representing the BSIM Group at the Compact Model Council. He was the recipient of Outstanding Researcher Award from TSMC for his contributions to multi-gate SPICE models. He has authored and co- authored more than 30 research papers in the area of semiconductor device SPICE models and RF integrated circuit design. Dr. Venugopalan is currently leading wireless system design group at Skyworks Solutions, Inc. Prior to that he co-founded and was the CEO of RF Pixels, a 5G mmWave Radio startup which was later acquired by Skyworks. Dr. Venugopalan was also with Samsung Electronics pursuing RF integrated circuit design in advanced semiconductor technology nodes. Sourabh Khandelwal is an Associate Professor at Macquarie University. He is the lead author of two industry standard compact models: ASM-HEMT for GaN RF and power technology, and ASM-ESD for silicon ESD applications. He has also co-authored BSIM-CMG, BSIM-IMG and BSIM6 compact models during his tenure at the BSIM group at the University of California Berkeley. Dr Khandelwal has published 3 books and over 150 research papers. He regularly serves as consultant to multi-national semiconductor companies. Juan Pablo Duarte Sepúlveda obtained his Ph.D. at the University of California, Berkeley in 2018. He received his B.Sc. in 2010 and his M.Sc. in 2012, both in electrical engineering from the Korea Advanced Institute of Science and Technology (KAIST). He held a position as a lecturer at the Universidad Tecnica Federico Santa Maria, Valparaiso, Chile, in 2012. He has authored many papers on nanoscale semiconductor device modeling and characterization. He received the Best Student Paper Award at the 2013 International Conference on Simulation of Semiconductor Processes and Devices (SISPAD) for the paper: Unified FinFET Compact Model: Modelling Trapezoidal Triple-Gate FinFETs. Navid Paydavosi is a seasoned hardware engineer with a decade of experience in advanced Si process technology and GPU and memory subsystem optimization. He excels in optimizing PPAC for complex SoC systems. He holds a Ph.D. in Electrical Engineering from the Uni...

Autorentext

Yogesh Singh Chauhan is a Chair Professor in the Department of Electrical Engineering at the Indian Institute of Technology Kanpur, India. He is the developer of several industry standard models: ASM-HEMT, BSIM-BULK (formerly BSIM6), BSIM-CMG, BSIM-IMG, BSIM4 and BSIM-SOI models. His research group is involved in developing compact models for GaN transistors, FinFET, nanosheet/gate-all-around FETs, FDSOI transistors, negative capacitance FETs and 2D FETs. His research interests are RF characterization, modeling, and simulation of semiconductor devices.

Darsen D. Lu was one of the key contributors of the industry standard FinFET compact model, BSIM-CMG, and thin-body SOI compact model, BSIM-IMG. He received his B.Sc. in electrical engineering in 2005, from National Tsing Hua University, Hsinchu, Taiwan, and his M.Sc. and Ph.D. in electrical engineering from the University of California, Berkeley, in 2007 and 2011 respectively. From 2011 to 2015, he has been a research scientist at the IBM Thomas J. Watson Research Center, Yorktown Heights, New York. He is currently a Macronix Endowed Chair (Associate) Professor at National Cheng Kung University, Tainan, Taiwan. His current research focuses on the fabrication and modeling of ferroelectric memory (ferroelectric FinFET) devices, cryogenic CMOS modeling for high-performance and quantum computation, and the design of AI/neuromorphic circuits and systems.

Sriramkumar Venugopalan received his M.Sc. and Ph.D. in electrical engineering at the University of California, Berkeley and his B.Sc. from the Indian Institute of Technology (IIT), Kanpur. While pursuing his doctoral degree he contributed to research and development of multi-gate transistor compact SPICE models. He lead the industry standardization effort for BSIM-CMG model representing the BSIM Group at the Compact Model Council. He was the recipient of Outstanding Researcher Award from TSMC for his contributions to multi-gate SPICE models. He has authored and co- authored more than 30 research papers in the area of semiconductor device SPICE models and RF integrated circuit design. Dr. Venugopalan is currently leading wireless system design group at Skyworks Solutions, Inc. Prior to that he co-founded and was the CEO of RF Pixels, a 5G mmWave Radio startup which was later acquired by Skyworks. Dr. Venugopalan was also with Samsung Electronics pursuing RF integrated circuit design in advanced semiconductor technology nodes.

Sourabh Khandelwal is an Associate Professor at Macquarie University. He is the lead author of two industry standard compact models: ASM-HEMT for GaN RF and power technology, and ASM-ESD for silicon ESD applications. He has also co-authored BSIM-CMG, BSIM-IMG and BSIM6 compact models during his tenure at the BSIM group at the University of California Berkeley. Dr Khandelwal has published 3 books and over 150 research papers. He regularly serves as consultant to multi-national semiconductor companies.

Juan Pablo Duarte Sepúlveda obtained his Ph.D. at the University of California, Berkeley in 2018. He received his B.Sc. in 2010 and his M.Sc. in 2012, both in electrical engineering from the Korea Advanced Institute of Science and Technology (KAIST). He held a position as a lecturer at the Universidad Tecnica Federico Santa Maria, Valparaiso, Chile, in 2012. He has authored many papers on nanoscale semiconductor device modeling and characterization. He received the Best Student Paper Award at the 2013 International Conference on Simulation of Semiconductor Processes and Devices (SISPAD) for the paper: Unified FinFET Compact Model: Modelling Trapezoidal Triple-Gate FinFETs.

Navid Paydavosi is a seasoned hardware engineer with a decade of experience in advanced Si process technology and GPU and memory subsystem optimization. He excels in optimizing PPAC for complex SoC systems. He holds a Ph.D. in Electrical Engineering from the University of Alberta and completed a postdoctoral scholarship at UC Berkeley under supervision of Prof. Chenming Hu,…

Cart 30 Tage Rückgaberecht
Cart Garantie

Weitere Informationen

  • Allgemeine Informationen
    • Sprache Englisch
    • Herausgeber Elsevier LTD, Oxford
    • Gewicht 735g
    • Untertitel Using the BSIM-CMG Standard
    • Autor Yogesh Singh Chauhan , Darsen Lu , Sriramkumar Vanugopalan , Sourabh Khandelwal , Juan Pablo Duarte , Navid Payvadosi , Ali Niknejad , Chenming Hu
    • Titel FinFET Modeling for IC Simulation and Design
    • ISBN 978-0-12-420031-9
    • Format Fester Einband
    • EAN 9780124200319
    • Jahr 2015
    • Größe H232mm x B17mm x T186mm
    • Anzahl Seiten 375
    • GTIN 09780124200319

Bewertungen

Schreiben Sie eine Bewertung
Nur registrierte Benutzer können Bewertungen schreiben. Bitte loggen Sie sich ein oder erstellen Sie ein Konto.