Wir verwenden Cookies und Analyse-Tools, um die Nutzerfreundlichkeit der Internet-Seite zu verbessern und für Marketingzwecke. Wenn Sie fortfahren, diese Seite zu verwenden, nehmen wir an, dass Sie damit einverstanden sind. Zur Datenschutzerklärung.
Optimization Algorithms For Reconfigurable FPGA Based Architectures
Details
Dynamically reconfigurable architectures (DRA) have the potential for achieving high performance at a relatively low cost for a wide range of applications. DRA combine programmable processing units with reconfigurable hardware units. The later is usually based on dynamically reconfigurable Field Programmable Gate Array (FPGA). Designers have used the temporal partitioning approach to divide the application into temporal partitions, which are configured one after the one on target FPGA. The first partition receives input data, performs computations and stores the intermediate data into an on-board memory. The device is then reconfigured for the next partition, which computes results based on intermediate data from the previous partition. A controller interacts with both the reconfigurable hardware and the memory and is used to load new configuration. The temporal partitioning has become an essential issue for several important VLSI applications. Application with several tasks has entailed problem complexities that are unmanageable for existing programmable device.
Autorentext
Bouraoui Ouni est un maitre de conférences à école nationale d'ingénieurs de Sousse. Son domaine de recherche couvre : les architectures reconfigurables à base d'FPGA, techniques d'optimisation, conception des applications à base d'FPGA, théorie des graphes. Il est l'auteur de trois livres et l'auteur ou le co-auteur de plusieurs articles.
Weitere Informationen
- Allgemeine Informationen
- Sprache Englisch
- Herausgeber LAP LAMBERT Academic Publishing
- Gewicht 316g
- Untertitel FPGA, design flow, reconfigurable architectures, System on Programmable chip
- Autor Bouraoui Ouni
- Titel Optimization Algorithms For Reconfigurable FPGA Based Architectures
- Veröffentlichung 29.05.2012
- ISBN 3659128376
- Format Kartonierter Einband
- EAN 9783659128370
- Jahr 2012
- Größe H220mm x B150mm x T12mm
- Anzahl Seiten 200
- Auflage Aufl.
- GTIN 09783659128370