Time-interleaved Analog-to-Digital Converters

CHF 191.15
Auf Lager
SKU
4O00UBF7IB7
Stock 1 Verfügbar
Geliefert zwischen Mi., 12.11.2025 und Do., 13.11.2025

Details

This book describes the design of a high performance time-interleaved ADC, with much attention given to practical design aspects aimed at both industry and research. There is focus on low-power design techniques including successive approximation ADCs.


Time-interleaved Analog-to-Digital Converters describes the research performed on low-power time-interleaved ADCs. A detailed theoretical analysis is made of the time-interleaved Track & Hold, since it must be capable of handling signals in the GHz range with little distortion, and minimal power consumption. Timing calibration is not attractive, therefore design techniques are presented which do not require timing calibration.

The design of power efficient sub-ADCs is addressed with a theoretical analysis of a successive approximation converter and a pipeline converter. It turns out that the first can consume about 10 times less power than the latter, and this conclusion is supported by literature.

Time-interleaved Analog-to-Digital Converters describes the design of a high performance time-interleaved ADC, with much attention for practical design aspects, aiming at both industry and research. Measurements show best-inclass performance with a sample-rate of 1.8 GS/s, 7.9 ENOBs and a power efficiency of 1 pJ/conversion-step.


Comprehensive theoretical analysis of the building blocks of a time-interleaved ADC Easy readable with a lot of practical design techniques aiming at both industry and research Focus on low-power design techniques including successive approximation ADCs Presentation of a state-of-the-art high-speed low-power 1.8 GS/s ADC Includes supplementary material: sn.pub/extras

Klappentext

Time-interleaved Analog-to-Digital Converters describes the research performed on low-power time-interleaved ADCs. A detailed theoretical analysis is made of the time-interleaved Track & Hold, since it must be capable of handling signals in the GHz range with little distortion, and minimal power consumption. Timing calibration is not attractive, therefore design techniques are presented which do not require timing calibration.

The design of power efficient sub-ADCs is addressed with a theoretical analysis of a successive approximation converter and a pipeline converter. It turns out that the first can consume about 10 times less power than the latter, and this conclusion is supported by literature.

Time-interleaved Analog-to-Digital Converters describes the design of a high performance time-interleaved ADC, with much attention for practical design aspects, aiming at both industry and research. Measurements show best-inclass performance with a sample-rate of 1.8 GS/s, 7.9 ENOBs and a power efficiency of 1 pJ/conversion-step.


Inhalt

  1. Introduction. 2. Time-interleaved Track and Holds.- 3. Sub-ADC architectures for time-interleaved ADCs. 4. Implementation of a high-speed time-interleaved ADC. 5. Summary and conclusions.

Weitere Informationen

  • Allgemeine Informationen
    • GTIN 09789048197156
    • Genre Elektrotechnik
    • Auflage 2011 edition
    • Sprache Englisch
    • Lesemotiv Verstehen
    • Anzahl Seiten 136
    • Größe H244mm x B163mm x T18mm
    • Jahr 2010
    • EAN 9789048197156
    • Format Fester Einband
    • ISBN 978-90-481-9715-6
    • Veröffentlichung 18.09.2010
    • Titel Time-interleaved Analog-to-Digital Converters
    • Autor Simon Louwsma , Ed van Tuijl , Bram Nauta
    • Untertitel Analog Circuits and Signal Processing
    • Gewicht 384g
    • Herausgeber Springer-Verlag GmbH

Bewertungen

Schreiben Sie eine Bewertung
Nur registrierte Benutzer können Bewertungen schreiben. Bitte loggen Sie sich ein oder erstellen Sie ein Konto.
Made with ♥ in Switzerland | ©2025 Avento by Gametime AG
Gametime AG | Hohlstrasse 216 | 8004 Zürich | Schweiz | UID: CHE-112.967.470