Wir verwenden Cookies und Analyse-Tools, um die Nutzerfreundlichkeit der Internet-Seite zu verbessern und für Marketingzwecke. Wenn Sie fortfahren, diese Seite zu verwenden, nehmen wir an, dass Sie damit einverstanden sind. Zur Datenschutzerklärung.
A Pipelined Multi-Core Machine with Operating System Support
Details
This work is building on results from the book named A Pipelined Multi-core MIPS Machine: Hardware Implementation and Correctness by M. Kovalev, S.M. Müller, and W.J. Paul, published as LNCS 9000 in 2014.
It presents, at the gate level, construction and correctness proof of a multi-core machine with pipelined processors and extensive operating system support with the following features:
• MIPS instruction set architecture (ISA) for application and for system programming
• cache coherent memory system
• store buffers in front of the data caches
• interrupts and exceptions • memory management units (MMUs) • pipelined processors: the classical five-stage pipeline is extended by two pipeline
stages for address translation
• local interrupt controller (ICs) supporting inter-processor interrupts (IPIs)
• I/O-interrupt controller and a disk
Future development based on LNCS 9000 published in 2014 Monograph by well-known experts in the field Presents construction and correctness proof of the MIPS instruction set architecture
Klappentext
This work is building on results from the book named A Pipelined Multi-core MIPS Machine: Hardware Implementation and Correctness by M. Kovalev, S.M. Müller, and W.J. Paul, published as LNCS 9000 in 2014. It presents, at the gate level, construction and correctness proof of a multi-core machine with pipelined processors and extensive operating system support with the following features: MIPS instruction set architecture (ISA) for application and for system programming cache coherent memory system store buffers in front of the data caches interrupts and exceptions memory management units (MMUs) pipelined processors: the classical five-stage pipeline is extended by two pipeline stages for address translation local interrupt controller (ICs) supporting inter-processor interrupts (IPIs) I/O-interrupt controller and a disk
Inhalt
Introductory material.- on hierarchical hardware design.- hardware library.- basic processor design.- pipelining.- cache memory systems.- interrupt mechanism.- self modification, instruction buffer and nondeterministic ISA.- memory management units.- store buffers.- multi-core processors.- advanced programmable interrupt controllers (APICs).- adding a disk.- I/O apic.
Weitere Informationen
- Allgemeine Informationen
- GTIN 09783030432423
- Sprache Englisch
- Auflage 1st edition 2020
- Größe H235mm x B155mm x T35mm
- Jahr 2020
- EAN 9783030432423
- Format Kartonierter Einband
- ISBN 3030432424
- Veröffentlichung 10.05.2020
- Titel A Pipelined Multi-Core Machine with Operating System Support
- Autor Petro Lutsyk , Wolfgang J. Paul , Jonas Oberhauser
- Untertitel Hardware Implementation and Correctness Proof
- Gewicht 961g
- Herausgeber Springer International Publishing
- Anzahl Seiten 644
- Lesemotiv Verstehen
- Genre Informatik