Wir verwenden Cookies und Analyse-Tools, um die Nutzerfreundlichkeit der Internet-Seite zu verbessern und für Marketingzwecke. Wenn Sie fortfahren, diese Seite zu verwenden, nehmen wir an, dass Sie damit einverstanden sind. Zur Datenschutzerklärung.
Advanced AES Core
Details
This book emphasized on FPGA design to develop AES CORE using verilog HDL. Mainly the work focus on 5 modules like, key generation, shift rows, mix columns, xoring module and top module- integration. All these modules are authorized in verilog HDL language. The key generation module generates required keys from the given key. The left circular shift operation is performed by shift rows. The mix columns perform the matrix multiplication with constant matrix. Xoring module specifies the xoring the text data with the key. The top module indicates the integration of all modules and it is treated as the AES Core. Prior to AES, Data Encryption Standard (DES) is a widely used method of data encryption using a private (secret) key that was so difficult to break. With the Triple DES implementation of DES, there are 5.1 * 10^33 or more possible encryption keys that can be used.
Autorentext
M.Tech Electronics Communication EngineeringLecturer, Shree Vithal Education And Research Institute COEP,Pandharpur
Weitere Informationen
- Allgemeine Informationen
- GTIN 09783659161803
- Genre Elektrotechnik
- Sprache Englisch
- Anzahl Seiten 116
- Größe H220mm x B150mm x T7mm
- Jahr 2014
- EAN 9783659161803
- Format Kartonierter Einband
- ISBN 3659161802
- Veröffentlichung 14.03.2014
- Titel Advanced AES Core
- Autor Mahesh Walunjkar , Ashish Jadhav , Mahesh Kumbhar
- Untertitel Emulation of verilog HDL into FPGA core
- Gewicht 191g
- Herausgeber LAP LAMBERT Academic Publishing