Wir verwenden Cookies und Analyse-Tools, um die Nutzerfreundlichkeit der Internet-Seite zu verbessern und für Marketingzwecke. Wenn Sie fortfahren, diese Seite zu verwenden, nehmen wir an, dass Sie damit einverstanden sind. Zur Datenschutzerklärung.
Advanced Hardware Design for Error Correcting Codes
Details
This book provides thorough coverage of error correcting techniques. It includes essential basic concepts and the latest advances on key topics in design, implementation, and optimization of hardware/software systems for error correction. The book's chapters are written by internationally recognized experts in this field. Topics include evolution of error correction techniques, industrial user needs, architectures, and design approaches for the most advanced error correcting codes (Polar Codes, Non-Binary LDPC, Product Codes, etc). This book provides access to recent results, and is suitable for graduate students and researchers of mathematics, computer science, and engineering.
• Examines how to optimize the architecture of hardware design for error correcting codes;
• Presents error correction codes from theory to optimized architecture for the current and the next generation standards;
• Provides coverage of industrial user needs advanced error correcting techniques.
Advanced Hardware Design for Error Correcting Codes includes a foreword by Claude Berrou.
Examines how to optimize the architecture of hardware design for error correcting codes Presents error correction codes from theory to optimized architecture, for the current and the next generation standards Provides coverage of: industrial user needs, advanced error correcting techniques; key topics in the design, analysis, implementation, optimization of hardware and software for error correction Includes supplementary material: sn.pub/extras
Autorentext
Cyrille Chavet is an Associate Professor at Associate Professors at Université de Bretagne Sud, Lorient, France. Philippe Coussy is an Associate Professor at Associate Professors at Université de Bretagne Sud, Lorient, France.
Inhalt
User Needs.- Challenges and Limitations for Very High Throughput Decoder Architectures for Soft-Decoding.- Implementation of Polar Decoders.- Parallel architectures for Turbo Product Codes Decoding.- VLSI implementations of sphere detectors.- Stochastic Decoders for LDPC Codes.- MP-SoC/NoC architectures for error correction.- ASIP design for multi-standard channel decoders.- Hardware design of parallel interleaver architecture: a survey.
Weitere Informationen
- Allgemeine Informationen
- GTIN 09783319105680
- Genre Elektrotechnik
- Auflage 2015
- Editor Philippe Coussy, Cyrille Chavet
- Sprache Englisch
- Lesemotiv Verstehen
- Anzahl Seiten 204
- Größe H241mm x B160mm x T17mm
- Jahr 2014
- EAN 9783319105680
- Format Fester Einband
- ISBN 331910568X
- Veröffentlichung 11.11.2014
- Titel Advanced Hardware Design for Error Correcting Codes
- Gewicht 477g
- Herausgeber Springer International Publishing