Advanced HDL Synthesis and SOC Prototyping

CHF 179.55
Auf Lager
SKU
UA8RI8H90EG
Stock 1 Verfügbar
Geliefert zwischen Do., 26.02.2026 und Fr., 27.02.2026

Details

Explains SOC architecture and micro-architecture design with case studies

Covers practical scenarios and issues, helpful to both students and professionals

Discusses systems design and testing scenarios using modern FPGAs


Explains System On Chip (SOC) architecture and micro-architecture design and illustration with case studies Explains the ASIC/SOC synthesis and performance improvement techniques Covers practical scenarios and issues, benefiting students and professionals alike Discusses systems design and testing scenarios using modern Field Programmable Gate Arrays (FPGAs)

Autorentext
Vaibbhav Taraate is an Entrepreneur and Mentor at Semiconductor Training @ Rs.1. He holds a BE (Electronics) degree from Shivaji University, Kolhapur (1995) and received a Gold Medal for standing first in all engineering branches. He completed his M.Tech. (Aerospace Control and Guidance) at the Indian Institute of Technology Bombay (IIT Bombay) in 1999. He has over 15 years of experience in semi-custom ASIC and FPGA design, primarily using HDL languages such as Verilog and VHDL. He has worked with multinational corporations as a consultant, senior design engineer, and technical manager. His areas of expertise include RTL design using VHDL, RTL design using Verilog, complex FPGA-based design, low power design, synthesis/optimization, static timing analysis, system design using microprocessors, high-speed VLSI designs, and architecture design of complex SOCs.

Inhalt
Introduction.- SOC Design.- RTL Design Guidelines.- RTL Design and Verification.- Processor cores and Architecture design.- Buses and protocols in SOC designs.- DSP Algorithms and Video Processing.- ASIC and FPGA Synthesis.- Static Timing Analysis.- SOC Prototyping.- SOC Prototyping guidelines.- Design Integration and SOC synthesis.- Interconnect delays and Timing.- SOC Prototyping and debug techniques.- Testing at the board level.

Weitere Informationen

  • Allgemeine Informationen
    • GTIN 09789811087752
    • Lesemotiv Verstehen
    • Genre Electrical Engineering
    • Auflage 1st edition 2019
    • Sprache Englisch
    • Anzahl Seiten 332
    • Herausgeber Springer Nature Singapore
    • Größe H241mm x B160mm x T24mm
    • Jahr 2019
    • EAN 9789811087752
    • Format Fester Einband
    • ISBN 981108775X
    • Veröffentlichung 18.01.2019
    • Titel Advanced HDL Synthesis and SOC Prototyping
    • Autor Vaibbhav Taraate
    • Untertitel RTL Design Using Verilog
    • Gewicht 664g

Bewertungen

Schreiben Sie eine Bewertung
Nur registrierte Benutzer können Bewertungen schreiben. Bitte loggen Sie sich ein oder erstellen Sie ein Konto.
Made with ♥ in Switzerland | ©2025 Avento by Gametime AG
Gametime AG | Hohlstrasse 216 | 8004 Zürich | Schweiz | UID: CHE-112.967.470
Kundenservice: customerservice@avento.shop | Tel: +41 44 248 38 38