An Improved Markov Random Field Design Approach For Digital Circuits

CHF 57.55
Auf Lager
SKU
ULMEG5K3BU7
Stock 1 Verfügbar
Geliefert zwischen Mi., 12.11.2025 und Do., 13.11.2025

Details

As the MOSFET dimensions scale down to nanoscale level, the reliability of circuits based on these devices decreases. Therefore, a mechanism has to be devised that can make the nanoscale systems perform reliably using unreliable circuit components. The solution is fault-tolerant circuit design. Markov Random Field (MRF) is an effective approach that achieves fault-tolerance in integrated circuit design. The previous research on this technique suffers from limitations at the design, simulation and implementation levels. As improvements, the MRF fault-tolerance rules have been validated for a practical circuit example. The simulation framework is extended from thermal to a combination of thermal and random telegraph signal noise sources to provide a more rigorous noise environment for the simulation of nanoscale circuits. Moreover, an architecture-level improvement has been proposed in the design of previous MRF gates. The re-designed MRF is termed as Improved-MRF. By simulating various test circuits in Cadence, it is found that Improved-MRF circuits are 400 whereas MRF circuits are only 10 times more noise-tolerant than the CMOS alternatives.

Autorentext

The authors work under the banner of fault-tolerance research group in Universiti Teknologi PETRONAS (UTP). The group is conducting research on various aspects of fault-tolerant circuit design with the support of UTP and MOSTI (Ministry of Science, Technology and Innovation) Malaysia.

Weitere Informationen

  • Allgemeine Informationen
    • GTIN 09783844332636
    • Genre Elektrotechnik
    • Sprache Englisch
    • Anzahl Seiten 88
    • Größe H220mm x B150mm x T6mm
    • Jahr 2011
    • EAN 9783844332636
    • Format Kartonierter Einband
    • ISBN 3844332634
    • Veröffentlichung 10.05.2011
    • Titel An Improved Markov Random Field Design Approach For Digital Circuits
    • Autor Jahanzeb Anwer , Nor Hisham Bin Hamid , Vijanth Sagayan Asirvadam
    • Untertitel Introducing Fault-Tolerance With Higher Noise-Immunity For The Nano-Circuits As Compared To CMOS And MRF Designs
    • Gewicht 149g
    • Herausgeber LAP LAMBERT Academic Publishing

Bewertungen

Schreiben Sie eine Bewertung
Nur registrierte Benutzer können Bewertungen schreiben. Bitte loggen Sie sich ein oder erstellen Sie ein Konto.
Made with ♥ in Switzerland | ©2025 Avento by Gametime AG
Gametime AG | Hohlstrasse 216 | 8004 Zürich | Schweiz | UID: CHE-112.967.470