Wir verwenden Cookies und Analyse-Tools, um die Nutzerfreundlichkeit der Internet-Seite zu verbessern und für Marketingzwecke. Wenn Sie fortfahren, diese Seite zu verwenden, nehmen wir an, dass Sie damit einverstanden sind. Zur Datenschutzerklärung.
Analysis and Design of Networks-on-Chip Under High Process Variation
Details
This book describes in detail the impact of process variations on Network-on-Chip (NoC) performance. The authors evaluate various NoC topologies under high process variation and explain the design of efficient NoCs, with advanced technologies. The discussion includes variation in logic and interconnect, in order to evaluate the delay and throughput variation with different NoC topologies. The authors describe an asynchronous router, as a robust design to mitigate the impact of process variation in NoCs and the performance of different routing algorithms is determined with/without process variation for various traffic patterns. Additionally, a novel Process variation Delay and Congestion aware Routing algorithm (PDCR) is described for asynchronous NoC design, which outperforms different adaptive routing algorithms in the average delay and saturation throughput for various traffic patterns.
Demonstrates the impact of process variation on Networks-on-Chip of different topologies Includes an overview of the synchronous clocking scheme, clock distribution network, main building blocks in asynchronous NoC design, handshake protocols, data encoding, asynchronous protocol converters and routing algorithms Describes a novel adaptive routing algorithm for asynchronous NoC designs, which selects the appropriate output path based on process variation and congestion Includes supplementary material: sn.pub/extras
Autorentext
Magdy Ali El-Moursy is an Associate Professor in the Microelectronics Department of the Electronics Research Institute, Cairo, Egypt and Staff Engineer at Design Creation and Synthesis Division of Mentor Graphics Corporation, Cairo, Egypt.
Inhalt
Introduction.- Network On Chip Aspects.- Interconnection.- Process Variation.- Synchronous And Asynchronous NoC Design Under High Process Variation.- Novel Routing Algorithm.- Simulation Results.- Conclusions.
Weitere Informationen
- Allgemeine Informationen
- GTIN 09783319257648
- Lesemotiv Verstehen
- Genre Electrical Engineering
- Auflage 1st edition 2015
- Sprache Englisch
- Anzahl Seiten 164
- Herausgeber Springer International Publishing
- Größe H241mm x B160mm x T15mm
- Jahr 2015
- EAN 9783319257648
- Format Fester Einband
- ISBN 3319257641
- Veröffentlichung 23.12.2015
- Titel Analysis and Design of Networks-on-Chip Under High Process Variation
- Autor Rabab Ezz-Eldin , Hesham F. A. Hamed , Magdy Ali El-Moursy
- Gewicht 418g