Analysis of Signal Integrity and Power Integrity at System Level
Details
System Level Simulation of an IP is necessary to ensure it's reliability and robustness. Since the speed of the integrated devices is increasing in an exponential manner, Signal Integrity (SI) effects and Power Integrity (PI) effects, resulting in (BER) take place at a considerable level. In high speed digital devices, Signal Integrity (SI) and Power Integrity (PI) are the most important factors for the designers to keep in the mind while designing a system, as they affect the reliability of transmission at high data rates. This research work intends to analyze SI and PI for On-the-Board System emphasizing on reliability and robustness analysis of PHY IP for high speed data operations. The speed of the systems is increasing but the voltage supplied is being reduced. There are more and more complex routing structure being used. This complication at higher speeds results in reflection, crosstalk, EMI and other high frequency effects. The uninterrupted power supply in such complex structures is called PI. This book takes into the account both SI and PI at system level.
Autorentext
Jai Narayan Tripathi was born in Gangapur (Bhilwara), a town in Rajasthan, India. He received his B.E. in 2007 and M.Tech from DA-IICT, Gandhinagar in 2009. At present he is a Ph.D Scholar at IIT Bombay, Mumbai. His areas of interest are Signal Integrity and RF Circuits Optimization. Apart from academics, his hobbies are Creative Writing and Music.
Weitere Informationen
- Allgemeine Informationen
- GTIN 09783639303100
- Anzahl Seiten 96
- Genre Wärme- und Energietechnik
- Herausgeber VDM Verlag Dr. Müller e.K.
- Jahr 2010
- EAN 9783639303100
- Format Kartonierter Einband (Kt)
- ISBN 978-3-639-30310-0
- Titel Analysis of Signal Integrity and Power Integrity at System Level
- Autor Jai Narayan Tripathi
- Untertitel Statistical Co-Analysis, Robust Optimization and Diagnosis of USB 2.0 System for Signal and Power Integrity
- Sprache Englisch