Wir verwenden Cookies und Analyse-Tools, um die Nutzerfreundlichkeit der Internet-Seite zu verbessern und für Marketingzwecke. Wenn Sie fortfahren, diese Seite zu verwenden, nehmen wir an, dass Sie damit einverstanden sind. Zur Datenschutzerklärung.
Analysis of SRAM Cells for Power Reduction Using Low Power Techniques
Details
The design, total power, static power, dynamic power, Transient time, transient delay and static current in 8T SRAM and 10T SRAM cell are calculated and compared. The 8T SRAM has the least transistor count and least area efficient, but speed of operation is somewhat reduced. Further, increase in the transistor count in 10T SRAM cell, however, makes area and delay large in room temperature. When temperature increases from a particular value, the 10T SRAM cell performs better than the 8T SRAM cell. This justifies the use of 10T SRAM cell for low power applications with varying temperature conditions. The proposed SRAM memory design can be implemented in any digital circuit.
Autorentext
Dr.V.Rukkumani-Assistenzprofessor,Dr.K.Srinivasan,Professor und Leiter,Sri Ramakrishna Engineering College,Coimbatore Dr.N.Devarajan, Dekan, Sri Ramakrishna Institute of Technology,Coimbatore,Tamilnadu, Indien.
Weitere Informationen
- Allgemeine Informationen
- GTIN 09786139900657
- Genre Elektrotechnik
- Sprache Englisch
- Anzahl Seiten 152
- Größe H220mm x B150mm x T10mm
- Jahr 2018
- EAN 9786139900657
- Format Kartonierter Einband
- ISBN 6139900654
- Veröffentlichung 05.10.2018
- Titel Analysis of SRAM Cells for Power Reduction Using Low Power Techniques
- Autor V. Rukkumani , K. Srinivasan , N. Devarajan
- Gewicht 244g
- Herausgeber LAP LAMBERT Academic Publishing