Wir verwenden Cookies und Analyse-Tools, um die Nutzerfreundlichkeit der Internet-Seite zu verbessern und für Marketingzwecke. Wenn Sie fortfahren, diese Seite zu verwenden, nehmen wir an, dass Sie damit einverstanden sind. Zur Datenschutzerklärung.
Approaches for Hardware Fault Mitigation in Multicore Processors
Details
This thesis addresses one of the fundamental challenges emerging in microprocessor design, namely hardware reliability and resilience. Since inception in the 70's, microprocessors have primarily benefited from technological advancements in semiconductors fabrication allowing for an exponential increase in computing capability of chips by shrinking transistors sizes. Unfortunately, forecasts indicate that further shrinking in size will be accompanied by variability in transistor performance and reliability. This thesis proposes novel designs and enhancements to provide hardware reliability for parallel workloads. In particular, it is provided noteworthy improvements in Redundant Multi Threading (RMT) fault-tolerant approaches, as well as novel Expected Miss Ratio (EMR) model to determine the impact of hard faults on cache memories.
Autorentext
Daniel Sánchez received his Ms and PhD degrees from the Universidad de Murcia (Spain) in 2007 and 2011, respectively. In 2011, he joined the Intel-UPC Barcelona Research Center as a research scientist. His mainresearch interests include processor microarchitecture, hardware reliability and other topics in the area of resiliency.
Weitere Informationen
- Allgemeine Informationen
- GTIN 09783846554630
- Genre Elektrotechnik
- Auflage Aufl.
- Sprache Englisch
- Anzahl Seiten 192
- Größe H220mm x B150mm x T12mm
- Jahr 2011
- EAN 9783846554630
- Format Kartonierter Einband
- ISBN 3846554634
- Veröffentlichung 21.11.2011
- Titel Approaches for Hardware Fault Mitigation in Multicore Processors
- Autor Daniel Sánchez
- Untertitel Resilient systems with unreliable devices
- Gewicht 304g
- Herausgeber LAP LAMBERT Academic Publishing