Wir verwenden Cookies und Analyse-Tools, um die Nutzerfreundlichkeit der Internet-Seite zu verbessern und für Marketingzwecke. Wenn Sie fortfahren, diese Seite zu verwenden, nehmen wir an, dass Sie damit einverstanden sind. Zur Datenschutzerklärung.
Automatic Analog IC Sizing and Optimization Constrained with PVT Corners and Layout Effects
Details
This book introduces readers to a variety of tools for automatic analog integrated circuit (IC) sizing and optimization. The authors provide a historical perspective on the early methods proposed to tackle automatic analog circuit sizing, with emphasis on the methodologies to size and optimize the circuit, and on the methodologies to estimate the circuit's performance. The discussion also includes robust circuit design and optimization and the most recent advances in layout-aware analog sizing approaches. The authors describe a methodology for an automatic flow for analog IC design, including details of the inputs and interfaces, multi-objective optimization techniques, and the enhancements made in the base implementation by using machine leaning techniques. The Gradient model is discussed in detail, along with the methods to include layout effects in the circuit sizing. The concepts and algorithms of all the modules are thoroughly described, enabling readers to reproduce the methodologies, improve the quality of their designs, or use them as starting point for a new tool. An extensive set of application examples is included to demonstrate the capabilities and features of the methodologies described.
Introduces readers to an efficient, multi-objective design methodology and tool for automatic analog IC sizing, which compensates for the effects of process variations Presents an innovative approach to enhance AIDA-C, by embedding statistical knowledge from an automatically generated gradient model into the NSGA-II operators Enables an efficient setup flow, which eases reuse and migration of designs to different specifications and technologies Includes supplementary material: sn.pub/extras
Autorentext
Ricardo Martins is a Ph.D candidate in the Integrated Circuits group, within the Instituto de Telecomunicações in Lisbon, Portugal. Nuno Lourenço is a Post-Doctoral Researcher in the Integrated Circuits group, within the Instituto de Telecomunicações in Lisbon, Portugal. Nuno Horta is Assistant Professor and Senior Researcher in the Integrated Circuits group, within the Instituto de Telecomunicações in Lisbon, Portugal.
Inhalt
Introduction.- Previous Works on Automatic Analog IC Sizing.- AIDA-C Architecture.- Multi-Objective Optimization Kernel.- AIDA-C Circuit Sizing Results.- Layout-Aware Circuit Sizing.- AIDA-C Layout-aware Circuit Sizing Results.- Conclusions.
Weitere Informationen
- Allgemeine Informationen
- GTIN 09783319824857
- Genre Elektrotechnik
- Auflage Softcover reprint of the original 1st edition 2017
- Sprache Englisch
- Lesemotiv Verstehen
- Anzahl Seiten 212
- Größe H235mm x B155mm x T12mm
- Jahr 2018
- EAN 9783319824857
- Format Kartonierter Einband
- ISBN 3319824856
- Veröffentlichung 12.06.2018
- Titel Automatic Analog IC Sizing and Optimization Constrained with PVT Corners and Layout Effects
- Autor Nuno Lourenço , Ricardo Martins , Nuno Horta
- Gewicht 330g
- Herausgeber Springer