Completion Detection in Asynchronous Circuits

CHF 119.25
Auf Lager
SKU
2VRNJSUBLTN
Stock 1 Verfügbar
Geliefert zwischen Mi., 31.12.2025 und Do., 01.01.2026

Details

This book is intended for designers with experience in traditional (clocked) circuit design, seeking information about asynchronous circuit design, in order to determine if it would be advantageous to adopt asynchronous methodologies in their next design project. The author introduces a generic approach for implementing a deterministic completion detection scheme for asynchronous bundled data circuits that incorporates a data-dependent computational process, taking advantage of the average-case delay. The author validates the architecture using a barrel shifter, as shifting is the basic operation required by all the processors. The generic architecture proposed in this book for a deterministic completion detection scheme for bundled data circuits will facilitate researchers in considering the asynchronous design style for developing digital circuits.



Analyzes circuit design techniques in the context of timing constraints Develops a generic, deterministic completion detection scheme Demonstrates a single-precision, asynchronous bundled data barrel shifter

Autorentext
Pallavi Srivastava holds a Ph.D. in Electronics Engineering from Taylor's University, Malaysia (2022). She is an innovative and passionate educator having nine years of experience in industry and academics. She received her Master of Technology in Control Systems from VJTI, Mumbai, India (2012), and Bachelor of Technology in Electronics and Communication Engineering from Uttar Pradesh Technical University, India (2009), both with first-class honors. Her Master's dissertation was focused on designing an observer for Quantum Systems using Contraction Theory which is a recently developed nonlinear control system tool. Her research work also includes the design of fractional order controllers for robotic manipulators. She has authored papers in peer-reviewed journals and international conferences. Currently, Pallavi is working on the asynchronous design of digital circuits and its application. More precisely, she is working towards developing a deterministic completion detection scheme for single-rail asynchronous circuits.

Inhalt

Introduction to asynchronous circuit design.- "Preliminary considerations for asynchronous circuit design.".- "Completion detection schemes for asynchronous design style".- Case Studies: Barrel shifter and binary adders.- "Generic Architecture of deterministic completion detection scheme".- Architecture optimization using deterministic completion detection".- Simulations.

Weitere Informationen

  • Allgemeine Informationen
    • GTIN 09783031183966
    • Lesemotiv Verstehen
    • Genre Electrical Engineering
    • Auflage 1st edition 2022
    • Sprache Englisch
    • Anzahl Seiten 136
    • Herausgeber Springer International Publishing
    • Größe H241mm x B160mm x T14mm
    • Jahr 2022
    • EAN 9783031183966
    • Format Fester Einband
    • ISBN 3031183967
    • Veröffentlichung 10.11.2022
    • Titel Completion Detection in Asynchronous Circuits
    • Autor Pallavi Srivastava
    • Untertitel Toward Solution of Clock-Related Design Challenges
    • Gewicht 377g

Bewertungen

Schreiben Sie eine Bewertung
Nur registrierte Benutzer können Bewertungen schreiben. Bitte loggen Sie sich ein oder erstellen Sie ein Konto.
Made with ♥ in Switzerland | ©2025 Avento by Gametime AG
Gametime AG | Hohlstrasse 216 | 8004 Zürich | Schweiz | UID: CHE-112.967.470