Wir verwenden Cookies und Analyse-Tools, um die Nutzerfreundlichkeit der Internet-Seite zu verbessern und für Marketingzwecke. Wenn Sie fortfahren, diese Seite zu verwenden, nehmen wir an, dass Sie damit einverstanden sind. Zur Datenschutzerklärung.
Constraining Designs for Synthesis and Timing Analysis
Details
This guide to timing constraints in integrated circuit design shows how to maximize performance of IC designs by specifying timing requirements correctly. Coverage includes such design aspects as synthesis, static timing analysis and placement and routing.
This book serves as a hands-on guide to timing constraints in integrated circuit design. Readers will learn to maximize performance of their IC designs, by specifying timing requirements correctly. Coverage includes key aspects of the design flow impacted by timing constraints, including synthesis, static timing analysis and placement and routing. Concepts needed for specifying timing requirements are explained in detail and then applied to specific stages in the design flow, all within the context of Synopsys Design Constraints (SDC), the industry-leading format for specifying constraints.
Provides a hands-on guide to create constraints for synthesis and timing analysis, using Synopsys Design Constraints (SDC), the industry-leading format for specifying constraints Explains fundamental concepts around SDC constraints and its application in a design Explains SDC command syntax, semantics and options Includes key topics of interest to a synthesis, static timing analysis or place and route engineer Explains which constraints command to use for ease of maintenance and reuse, given several options possible to achieve the same effect on timing Includes supplementary material: sn.pub/extras
Autorentext
Sanjay Churiwala is an Electronics Engineer from IIT Kharagpur, with two decades of experience in EDA and VLSI. His interest areas include rule checking, synthesis, simulation, STA, Power and Clock Domain Crossings and Synchronization. He currently works at Hyderabad office of Xilinx.
Sridhar Gangadharan is a Senior Product Engineering Director for Timing Constraints Analysis and SpyGlass RTL Analysis Products at Atrenta. He has over 20 years of experience in the electronic design automation industry. His interest areas include RTL verification, timing closure, delay calculation and memory compilers. He holds a Bachelors degree in Computer Science and Engineering from Indian Institute of Technology in Delhi. He is based in San Jose, CA.
Inhalt
Introduction.- Synthesis Basics.- Timing Analysis and Constraints.- SDC Extensions through Tcl.- Clocks.- Generated Clocks.- Clock Groups.- Other Clock Characteristics.- Port Delays.- Completing Port Constraints.- False Paths.- Multi Cycle Paths.- Combinatorial Paths.- Modal Analysis.- Managing Your Constraints.- Miscellaneous SDC Commands.- XDC: Xilinx Extensions To SDC.
Weitere Informationen
- Allgemeine Informationen
- GTIN 09781489989161
- Lesemotiv Verstehen
- Genre Electrical Engineering
- Auflage 2013
- Sprache Englisch
- Anzahl Seiten 256
- Herausgeber Springer New York
- Größe H235mm x B155mm x T15mm
- Jahr 2015
- EAN 9781489989161
- Format Kartonierter Einband
- ISBN 1489989161
- Veröffentlichung 23.06.2015
- Titel Constraining Designs for Synthesis and Timing Analysis
- Autor Sanjay Churiwala , Sridhar Gangadharan
- Untertitel A Practical Guide to Synopsys Design Constraints (SDC)
- Gewicht 394g