Delay Aware Topology Generation for Network on Chip

CHF 47.55
Auf Lager
SKU
HQ7VOQLBAFD
Stock 1 Verfügbar
Geliefert zwischen Mi., 14.01.2026 und Do., 15.01.2026

Details

Network-on-Chip (NoC) is a scalable bandwidth requirement that using on-chip packet-switched micro-network of interconnects. NoC are based on System-on-Chips(SoCs) that traditionally large-scale multi-processors and distributed computing networks. The NoC performances analysis were evaluated in terms of throughput, queue size, loss and wait time. Meanwhile, Video Object Plane Decoder (VOPD) with 16 cores were used to measured the delay aware topology of NoC. Analysis performances of VOPD is based on the value of hops involved, since VOPD is divided into bisection and quadsection form. Overall, the report proved that the decreased number of hops of VOPD will give a low rate of delay in NoC performances.

Autorentext

Asrani Lit is with Department of Electrical & Electronic, Faculty of Engineering, Universiti Malaysia Sarawak (UNIMAS). He obtained his master degree of engineering in Electrical (Microelectronics & Computer System) in 2011.

Weitere Informationen

  • Allgemeine Informationen
    • GTIN 09783659693021
    • Herausgeber LAP LAMBERT Academic Publishing
    • Anzahl Seiten 72
    • Genre IT Encyclopedias
    • Gewicht 125g
    • Größe H220mm x B150mm x T5mm
    • Jahr 2015
    • EAN 9783659693021
    • Format Kartonierter Einband
    • ISBN 3659693022
    • Veröffentlichung 03.09.2015
    • Titel Delay Aware Topology Generation for Network on Chip
    • Autor Asrani Lit , Fariza Mahyan , Termimi Hidayat Mahyan
    • Sprache Englisch

Bewertungen

Schreiben Sie eine Bewertung
Nur registrierte Benutzer können Bewertungen schreiben. Bitte loggen Sie sich ein oder erstellen Sie ein Konto.
Made with ♥ in Switzerland | ©2025 Avento by Gametime AG
Gametime AG | Hohlstrasse 216 | 8004 Zürich | Schweiz | UID: CHE-112.967.470