Design and Modeling of PLL Based CDR for Inter Chip Communications
Details
This work describes the design and implementation of a fully monolithic 10 Gb/s phase and frequency-locked loop based clock and data recovery (PFLL-CDR) integrated circuit, as well as the Verilog-A modeling of an asynchronous serial link based chip to chip communication system incorporating the proposed concept. The frequency-locked loop (FLL) operates independently from the phase-locked loop (PLL), and has a highly-desired feature that once the proper frequency has been acquired, the FLL is automatically disabled and the PLL will take over to adjust the clock edges approximately in the middle of the incoming data bits for proper sampling. Another important feature of the proposed quarter-rate concept is the inherent 1-to-4 demultiplexing of the input serial data stream. In order to verify the accuracy of the proposed quarter-rate concept, a clockless asynchronous serial link incorporating the proposed concept and communicating two chips at 10 Gb/s has been modeled at gate level using the Verilog-A language and time-domain simulated.
Autorentext
I was born in Syria, completed my B.Sc. in Mathematics and Physics at Tishreen University in Syria, my M.Eng. in Electrical Engineering at the University of Montreal in Canada, and my Ph.D. in Electrical Engineering at the University of Glasgow in the U.K.
Weitere Informationen
- Allgemeine Informationen
- GTIN 09783639185546
- Anzahl Seiten 148
- Genre Wärme- und Energietechnik
- Herausgeber VDM Verlag Dr. Müller e.K.
- Gewicht 213g
- Größe H8mm x B220mm x T150mm
- Jahr 2009
- EAN 9783639185546
- Format Kartonierter Einband (Kt)
- ISBN 978-3-639-18554-6
- Titel Design and Modeling of PLL Based CDR for Inter Chip Communications
- Autor Maher Assaad
- Untertitel Design and Verilog-A Modeling of Phase-Locked Loop Based Clock and Data Recovery Integrated Circuit for 10 Gb/s Intra/Inter Chip Communications in SoC
- Sprache Englisch