Wir verwenden Cookies und Analyse-Tools, um die Nutzerfreundlichkeit der Internet-Seite zu verbessern und für Marketingzwecke. Wenn Sie fortfahren, diese Seite zu verwenden, nehmen wir an, dass Sie damit einverstanden sind. Zur Datenschutzerklärung.
Design and Optimisation of Carry Select Adder
Details
Among various arithmetic operations, addition is the most commonly used operation and is being performed by adder. Therefore, adder delay defines the maximum frequency of operation of the chip.Demand for high-speed adders is always increasing since present microprocessors use high clock frequencies and low voltage power supplies. This book offers a comprehensive treatment of adders with focus on optimization of Carry Select Adder. It focuses on maximizing the performance by minimizing the Power Dissipation and Delay. This book also includes the synthesis and simulation of adders in VHDL. It also reviews the fundamental concepts of VHDL. Analytical study of Carry Select Adder has been done using the method of Logical Effort.
Autorentext
Romana Yousuf did her bachelor's from Jammu University in Electronics and Communication Engineering. She passed her master's from National Institute of Technology, Srinagar. Currently she is working as Assistant Professor in the Department of Electronics & Communication Engg, Islamic University of Science and Technology, Awantipora,J&K, India.
Weitere Informationen
- Allgemeine Informationen
- GTIN 09786139941339
- Genre Elektrotechnik
- Sprache Englisch
- Anzahl Seiten 88
- Größe H220mm x B150mm x T6mm
- Jahr 2018
- EAN 9786139941339
- Format Kartonierter Einband
- ISBN 6139941334
- Veröffentlichung 02.11.2018
- Titel Design and Optimisation of Carry Select Adder
- Autor Romana Yousuf
- Gewicht 149g
- Herausgeber LAP LAMBERT Academic Publishing