Design of Fast,Low Power 16-bit Multiplier using Vedic Mathematics
Details
Low power, high speed binary multiplier is an essential component of digital computers. Many architectures of multiplier based on Booth multiplication and array multiplication algorithms have been implemented. The array multiplier using Wallace tree structure is reported to be fastest and requiring minimum hardware. The speed of a binary multiplier is dominantly determined by the speed of adders used in the multiplier. This work describes a new 20-transistor low power high speed hybrid CMOS full adder and a new carry skip adder suitable for use in multipliers. A new modular design method for design of n x n multipliers using Vedic algorithm for multiplication has been proposed. The proposed design method uses more number of gates than array multiplier using Wallace tree but offers the advantages of simple and systematic interconnection scheme and maximum design reuse.
Autorentext
Amit Gupta, M.Pharm (Pharmacology)from M.J.P Rohilkhand University, Bareilly. He is currently working as Assistant Professor in S.R Institute of Pharmacy, Bareilly, U.P (India).Ishan Bansal, M.Pharm (Pharmacology) from M.J.P Rohilkhand University, Bareilly.He is currently working as Assistant Professor in Mohammad Ali Jauhar University, Rampur. UP
Weitere Informationen
- Allgemeine Informationen
- GTIN 09783659171192
- Anzahl Seiten 156
- Genre Wärme- und Energietechnik
- Auflage Aufl.
- Herausgeber LAP Lambert Academic Publishing
- Gewicht 224g
- Größe H8mm x B220mm x T150mm
- Jahr 2012
- EAN 9783659171192
- Format Kartonierter Einband (Kt)
- ISBN 978-3-659-17119-2
- Titel Design of Fast,Low Power 16-bit Multiplier using Vedic Mathematics
- Autor Amit Gupta
- Untertitel A Modular Approach
- Sprache Englisch