Designing 2D and 3D Network-on-Chip Architectures

CHF 153.90
Auf Lager
SKU
9166CUEKFBH
Stock 1 Verfügbar
Geliefert zwischen Mi., 26.11.2025 und Do., 27.11.2025

Details

This book covers key concepts in the design of 2D and 3D Network-on-Chip interconnect. It highlights design challenges and discusses fundamentals of NoC technology, including architectures, algorithms and tools. Coverage focuses on topology exploration for both 2D and 3D NoCs, routing algorithms, NoC router design, NoC-based system integration, verification and testing, and NoC reliability. Case studies are used to illuminate new design methodologies.

Describes essential theory, practice and state-of-the-art applications of 2D and 3D Network-on-Chip interconnect Enables readers to exploit parallelism in processor architecture, with interconnect design that is efficient in terms of energy and performance Covers topics not available in other books, such as NoC and distributed memory organization, dynamic memory management and abstract data type support in many-core platforms, and distributed hierarchical power management

Inhalt
Part I: Network-on-Chip Design Methodology.- Network-on-Chip Technology: A Paradigm Shift.- NoC Modeling and Topology Exploration.- Communication Architecture.- Power and Thermal Effects and Management.- NoC-based System Integration.- NoC Verification and Testing.- The Spidergon STNoC.- Middleware Memory Management in NoC.- On Designing 3-D Platforms.- The SYSMANTIC NoC Design and Prototyping Framework.- Part II: Suggested Projects.- Projects on Network-on Chip.

Weitere Informationen

  • Allgemeine Informationen
    • GTIN 09781493945504
    • Lesemotiv Verstehen
    • Genre Electrical Engineering
    • Auflage Softcover reprint of the original 1st edition 2014
    • Sprache Englisch
    • Anzahl Seiten 280
    • Herausgeber Springer New York
    • Größe H235mm x B155mm x T16mm
    • Jahr 2016
    • EAN 9781493945504
    • Format Kartonierter Einband
    • ISBN 1493945505
    • Veröffentlichung 23.08.2016
    • Titel Designing 2D and 3D Network-on-Chip Architectures
    • Autor Konstantinos Tatas , Axel Jantsch , Dimitrios Soudris , Kostas Siozios
    • Gewicht 429g

Bewertungen

Schreiben Sie eine Bewertung
Nur registrierte Benutzer können Bewertungen schreiben. Bitte loggen Sie sich ein oder erstellen Sie ein Konto.
Made with ♥ in Switzerland | ©2025 Avento by Gametime AG
Gametime AG | Hohlstrasse 216 | 8004 Zürich | Schweiz | UID: CHE-112.967.470