Wir verwenden Cookies und Analyse-Tools, um die Nutzerfreundlichkeit der Internet-Seite zu verbessern und für Marketingzwecke. Wenn Sie fortfahren, diese Seite zu verwenden, nehmen wir an, dass Sie damit einverstanden sind. Zur Datenschutzerklärung.
Designing of Low Power, Wide Range ADPLL for Video Applications
Details
The objective of this thesis is to design an All Digital Phase Locked Loop (ADPLL) to align the higher frequency signal at the output of the PLL with its input. This work presents a low power All Digital Phase Locked Loop (ADPLL) for the video applications. The ADPLL has wide range of operating input frequency from 10 kHz to 150 kHz. The output range of ADPLL is from 10 MHz to 300 MHz can be used for a variety of applications. The circuit of ADPLL is designed in a CMOS 65 nm technology using a supply voltage of 1 V. This project is designed using Cadence and MATLAB.
Autorentext
Abdul Raheem Qureshi did his M.Sc.from Linkoping University,Sweden in 2010, and Bachelors in Electronic Engineering from NED University (NED UET), Pakistan in 2007. Currently he is working as a Research Assistant at Electronics Design Centre, NED UET. His research interests include RF drivers for wireless communication, RFIC and VLSI design.
Weitere Informationen
- Allgemeine Informationen
- GTIN 09783846554739
- Genre Elektrotechnik
- Auflage Aufl.
- Sprache Englisch
- Anzahl Seiten 96
- Größe H220mm x B150mm x T6mm
- Jahr 2011
- EAN 9783846554739
- Format Kartonierter Einband
- ISBN 3846554731
- Veröffentlichung 10.11.2011
- Titel Designing of Low Power, Wide Range ADPLL for Video Applications
- Autor Abdul Raheem Qureshi , Haris Qazi
- Untertitel All Digital Phase Locked Loop (ADPLL) Design in 65nm CMOS Technology
- Gewicht 161g
- Herausgeber LAP LAMBERT Academic Publishing