Wir verwenden Cookies und Analyse-Tools, um die Nutzerfreundlichkeit der Internet-Seite zu verbessern und für Marketingzwecke. Wenn Sie fortfahren, diese Seite zu verwenden, nehmen wir an, dass Sie damit einverstanden sind. Zur Datenschutzerklärung.
Digital Logic Design Using Verilog
Details
This second edition focuses on the thought process of digital design and implementation in the context of VLSI and system design. It covers the Verilog 2001 and Verilog 2005 RTL design styles, constructs and the optimization at the RTL and synthesis level. The book also covers the logic synthesis, low power, multiple clock domain design concepts and design performance improvement techniques. The book includes 250 design examples/illustrations and 100 exercise questions. This volume can be used as a core or supplementary text in undergraduate courses on logic design and as a text for professional and vocational coursework. In addition, it will be a hands-on professional reference and a self-study aid for hobbyists.
Consists of practical scenarios and issues that are helpful to students and professionals Covers case studies using Verilog and use of Verilog to implement the ASIC and FPGA based designs Provides over 200 practical examples Request lecturer material: sn.pub/lecturer-material
Autorentext
Vaibbhav Taraate is an entrepreneur and mentor at "1 Rupee S T". He holds B.E. (Electronics) degree from Shivaji University, Kolhapur (1995) and received a Gold Medal for standing first in all engineering branches. He completed his M.Tech. (Aerospace Control and Guidance) at the Indian Institute of Technology (IIT) Bombay, India, in 1999. He has over 18 years of experience in semi-custom ASIC and FPGA design, primarily using HDL languages such as Verilog, VHDL and SystemVerilog. He has worked with multinational corporations as a consultant, senior design engineer, and technical manager. His areas of expertise include RTL design using VHDL, RTL design using Verilog, complex FPGA-based design, low power design, synthesis and optimization, static timing analysis, system design using microprocessors, high-speed VLSI designs, and architecture design of complex SOCs.
Inhalt
Introduction.- Combinational Logic Design (Part I).- Combinational Logic Design (Part II).- Combinational Design Guidelines.- Sequential Logic Design.- Sequential Design Guidelines.- Complex Designs using Verilog RTL.- Finite State Machines.- Simulation Concepts and PLD Based Designs.- RTL Synthesis.- Static Timing Analysis (STA).- Constraining Design.- Multiple Clock Domain Designs.- Low Power Design.- RTL Design for SOCs.
Weitere Informationen
- Allgemeine Informationen
- GTIN 09789811632013
- Lesemotiv Verstehen
- Genre Electrical Engineering
- Auflage Second Edition 2022
- Sprache Englisch
- Anzahl Seiten 632
- Herausgeber Springer Nature Singapore
- Größe H235mm x B155mm x T34mm
- Jahr 2022
- EAN 9789811632013
- Format Kartonierter Einband
- ISBN 9811632014
- Veröffentlichung 02.11.2022
- Titel Digital Logic Design Using Verilog
- Autor Vaibbhav Taraate
- Untertitel Coding and RTL Synthesis
- Gewicht 943g