Wir verwenden Cookies und Analyse-Tools, um die Nutzerfreundlichkeit der Internet-Seite zu verbessern und für Marketingzwecke. Wenn Sie fortfahren, diese Seite zu verwenden, nehmen wir an, dass Sie damit einverstanden sind. Zur Datenschutzerklärung.
Enhanced Low power CMOS Current Mirror Design
Details
With the advent of the portable electronic and mobile communication systems low-voltage and low-power mixed mode circuit design has gained importance. For the operation of such systems like hearing aids, implantable cardiac pacemakers, cell-phones and hand held multimedia terminals etc. battery is the main source of power. They require low power dissipation so as to have reasonable battery life and weight. Designing High Performance analog circuits is becoming increasingly challenging with the persistent trend toward reduced supply voltages. Level shifted low voltage CMOS current mirror topology was selected and optimized to get the desired results by varying dimensions of transistors and biasing voltages. Dynamic range has improved by a factor of 800µA and bandwidth has improved by more than 189 MHz as compared to the reference work. The power dissipation has improved by more than 40%.
Autorentext
Puja Acharya has done B.E., M.Tech, Ph.D in Electronics and Communication Engineering .She has more than 15 years of experience in teaching and has worked Embedded Robotics, Drone and Automation, Optical Communication, Antenna Designing and Micro Electronics.
Weitere Informationen
- Allgemeine Informationen
- GTIN 09786207451791
- Genre Electrical Engineering
- Sprache Englisch
- Anzahl Seiten 108
- Herausgeber LAP LAMBERT Academic Publishing
- Größe H220mm x B150mm x T7mm
- Jahr 2023
- EAN 9786207451791
- Format Kartonierter Einband (Kt)
- ISBN 6207451791
- Veröffentlichung 13.12.2023
- Titel Enhanced Low power CMOS Current Mirror Design
- Autor Nitin Malik , Puja Acharya
- Gewicht 179g