Exploring Memory Hierarchy Design with Emerging Memory Technologies

CHF 132.75
Auf Lager
SKU
M6F5I9ICGS8
Stock 1 Verfügbar
Geliefert zwischen Mo., 24.11.2025 und Di., 25.11.2025

Details

This book equips readers with tools for computer architecture of high performance, low power, and high reliability memory hierarchy in computer systems based on emerging memory technologies, such as STTRAM, PCM, FBDRAM, etc. The techniques described offer advantages of high density, near-zero static power, and immunity to soft errors, which have the potential of overcoming the memory wall. The authors discuss memory design from various perspectives: emerging memory technologies are employed in the memory hierarchy with novel architecture modification; hybrid memory structure is introduced to leverage advantages from multiple memory technologies; an analytical model named Moguls is introduced to explore quantitatively the optimization design of a memory hierarchy; finally, the vulnerability of the CMPs to radiation-based soft errors is improved by replacing different levels of on-chip memory with STT-RAMs.

Provides a holistic study of using emerging memory technologies in different levels of the memory hierarchy Equips readers with techniques for memory design with improved performance, energy consumption, and reliability Includes coverage of all memory levels, ranging from cache to storage Explains how to choose the proper memory technologies in different levels of the memory hierarchy

Inhalt

Introduction.- Replacing Different Levels of the Memory Hierarchy with NVMs.- Moguls: a Model to Explore the Memory Hierarchy for Throughput Computing.- Exploring the Vulnerability of CMPs to Soft Errors with 3D Stacked Non-Volatile Memory.

Weitere Informationen

  • Allgemeine Informationen
    • GTIN 09783319375953
    • Lesemotiv Verstehen
    • Genre Electrical Engineering
    • Auflage Softcover reprint of the origi
    • Sprache Englisch
    • Anzahl Seiten 122
    • Herausgeber Springer, Berlin
    • Größe H235mm x B155mm
    • Jahr 2016
    • EAN 9783319375953
    • Format Kartonierter Einband
    • ISBN 978-3-319-37595-3
    • Veröffentlichung 23.08.2016
    • Titel Exploring Memory Hierarchy Design with Emerging Memory Technologies
    • Autor Guangyu Sun
    • Untertitel Lecture Notes in Electrical Engineering 267
    • Gewicht 2117g

Bewertungen

Schreiben Sie eine Bewertung
Nur registrierte Benutzer können Bewertungen schreiben. Bitte loggen Sie sich ein oder erstellen Sie ein Konto.
Made with ♥ in Switzerland | ©2025 Avento by Gametime AG
Gametime AG | Hohlstrasse 216 | 8004 Zürich | Schweiz | UID: CHE-112.967.470