Wir verwenden Cookies und Analyse-Tools, um die Nutzerfreundlichkeit der Internet-Seite zu verbessern und für Marketingzwecke. Wenn Sie fortfahren, diese Seite zu verwenden, nehmen wir an, dass Sie damit einverstanden sind. Zur Datenschutzerklärung.
Improved Architecture Of 256 Bit CSLA For Reduced Area Applications
Details
In the design of Integrated Circuits, area occupancy plays a vital role because of increasing the necessity of portable systems. In electronics, adder is a digital circuit that performs addition of numbers. To perform fast arithmetic operations, carry select adder (CSlA) is one of the fastest adders used in many data - processing processors. The structure of CSlA is such that there is further scope of reducing the area.Simple and efficient gate - level modification is used to develop an area- efficient carry select adder by sharing the common Boolean logic term (CBL) is proposed. After logic simplification and sharing partial circuit, only one XOR gate and one inverter gate in each summation operation as well as one AND gate and one inverter gate in each carry-out operation are needed. Through the multiplexer, the correct output is selected according to the logic states of the carry in signal.
Autorentext
E Lavanya, Assistant professor,ECE Dept,SNIST,P Pradeep, Assistant professor,ECE Dept,SNIST,K Nikhila, Assistant professor,ECE Dept,SNIST.
Weitere Informationen
- Allgemeine Informationen
- GTIN 09786134984317
- Genre Electrical Engineering
- Sprache Englisch
- Anzahl Seiten 88
- Herausgeber LAP LAMBERT Academic Publishing
- Größe H220mm x B150mm x T6mm
- Jahr 2018
- EAN 9786134984317
- Format Kartonierter Einband
- ISBN 6134984310
- Veröffentlichung 07.02.2018
- Titel Improved Architecture Of 256 Bit CSLA For Reduced Area Applications
- Autor Eadalada Lavanya , Pendli Pradeep , K. Nikhila
- Gewicht 149g