Wir verwenden Cookies und Analyse-Tools, um die Nutzerfreundlichkeit der Internet-Seite zu verbessern und für Marketingzwecke. Wenn Sie fortfahren, diese Seite zu verwenden, nehmen wir an, dass Sie damit einverstanden sind. Zur Datenschutzerklärung.
In-loop Filtering in Emerging HEVC Standard
Details
This book proposes the design and architecture of De-blocking filter (DBF) which removes blocking artifacts in new emerging High Efficiency Video Coding (HEVC). DBF of HEVC employs two type of filter, normal and strong filter. The architecture of both filtering modes is proposed in this book. Distributed memories and two data paths increases the parallelism and make architecture more efficient. The proposed architecture was first implemented in MATLAB 2013®, then described using Verilog in MODELSIM 10.2c® and, was finally synthesized in Xilinx ISE Design Suite 14.5®. The proposed architecture is described by Verilog and implemented on FPGA. The architecture can realize real-time to compute 4k UHD video at 30fps by using 46.65 million clocks. The total equivalent gate count of proposed architecture is 11.4K for Virtex-4 board implementation and 46K for Virtex-5 board.
Autorentext
El Sr. Awais Ali Khan es doctorando en la Universidad de Agricultura de Faisalabad (Pakistán). Completó su máster en 2015 en el campo de la extensión agrícola. Es activista y presidente de la sociedad de formación del carácter en la UAF. Participa en muchas actividades recreativas.
Weitere Informationen
- Allgemeine Informationen
- GTIN 09783330090293
- Genre Thermal Engineering
- Anzahl Seiten 64
- Herausgeber LAP LAMBERT Academic Publishing
- Größe H220mm x B150mm
- Jahr 2017
- EAN 9783330090293
- Format Kartonierter Einband
- ISBN 978-3-330-09029-3
- Veröffentlichung 04.12.2017
- Titel In-loop Filtering in Emerging HEVC Standard
- Autor Awais Khan
- Untertitel From Performance Analysis to Hardware Design Implementation
- Sprache Englisch