Wir verwenden Cookies und Analyse-Tools, um die Nutzerfreundlichkeit der Internet-Seite zu verbessern und für Marketingzwecke. Wenn Sie fortfahren, diese Seite zu verwenden, nehmen wir an, dass Sie damit einverstanden sind. Zur Datenschutzerklärung.
Logic Synthesis and SOC Prototyping
Details
Emphasises SOC architecture and micro-architecture design with case studies
Consists of the practical scenarios and issues and helpful to graduate students and professionals
Covers SOC Design, implementation using VHDL, Synthesis and timing analysis
Covers key case studies in the generic form for processor, buses, interfaces, memory controllers, DSP and Video controllers
Emphasises SOC architecture and micro-architecture design with case studies Consists of the practical scenarios and issues and helpful to graduate students and professionals Covers SOC Design, implementation using VHDL, Synthesis and timing analysis Covers key case studies in the generic form for processor, buses, interfaces, memory controllers, DSP and Video controllers
Autorentext
Vaibbhav Taraate is Entrepreneur and Mentor at "1 Rupee S T". He holds a B.E. (Electronics) degree from Shivaji University, Kolhapur, in 1995 and secured a gold medal for standing first in all engineering branches. He has completed his M.Tech. (Aerospace Control and Guidance) in 1999 from IIT Bombay. He has over 15 years ofexperience in semi-custom ASIC and FPGA design, primarily using HDL languages such as Verilog and VHDL. He has worked with few multinational corporations as consultant, senior design engineer, and technical manager. His areas of expertise include RTL design using VHDL, RTL design using Verilog, complex FPGA-based design, low power design, synthesis/optimization, static timing analysis, system design using microprocessors, high-speed VLSI designs, and architecture design of complex SOCs.
Inhalt
Introduction.- ASIC Design and SOC prototype.- Design using VHDL & Guidelines.- Design using VHDL & Guidelines.- Design and Verification Strategies.- VHDL Design and RTL Tweaks.- ASIC Synthesis and Design Constraints.- Design optimization.- Design optimization.- FPGA for SOC Prototype.- Prototype using Single and Multiple FPGA. <p
Weitere Informationen
- Allgemeine Informationen
- GTIN 09789811513138
- Genre Elektrotechnik
- Auflage 1st edition 2020
- Sprache Englisch
- Lesemotiv Verstehen
- Anzahl Seiten 272
- Größe H241mm x B160mm x T20mm
- Jahr 2020
- EAN 9789811513138
- Format Fester Einband
- ISBN 9811513139
- Veröffentlichung 30.01.2020
- Titel Logic Synthesis and SOC Prototyping
- Autor Vaibbhav Taraate
- Untertitel RTL Design using VHDL
- Gewicht 626g
- Herausgeber Springer Nature Singapore