Wir verwenden Cookies und Analyse-Tools, um die Nutzerfreundlichkeit der Internet-Seite zu verbessern und für Marketingzwecke. Wenn Sie fortfahren, diese Seite zu verwenden, nehmen wir an, dass Sie damit einverstanden sind. Zur Datenschutzerklärung.
LOW POWER ADDER DESIGN for VLSI
Details
This wok proposes an energy efficient approximate adder that provides low power high performance addition without severe quality degradation. The proposed adder introduces area efficient approximate logic that is used to adder least significant bits of the adder. The effectiveness of the adder is analyzed over the well known accurate and approximate adders by implementing on Tanner and MATLAB. The simulation result shows that proposed adder outperform over the existing adder and can be effectively applied to the applications that can tolerate small amount of error.
Autorentext
Dr. Manish Jain Associate Professor EEE Department, Mandsaur University, Mandsaur obtained a Ph.D. in 2015 in Electronics &Communication. He has a rich teaching experience of 21 years & has worked in various prestigious Engg. Colleges. He has published 30 papers in an International journal.
Weitere Informationen
- Allgemeine Informationen
- GTIN 09786208847791
- Sprache Englisch
- Genre Economy
- Anzahl Seiten 52
- Größe H220mm x B150mm
- Jahr 2025
- EAN 9786208847791
- Format Kartonierter Einband
- ISBN 978-620-8-84779-1
- Titel LOW POWER ADDER DESIGN for VLSI
- Autor Manish Jain , Bhagwat Kakde
- Untertitel DE
- Herausgeber Scholars' Press