Low-Power Variation-Tolerant Design in Nanometer Silicon

CHF 141.95
Auf Lager
SKU
4C9K6QMSGAA
Stock 1 Verfügbar
Geliefert zwischen Fr., 27.02.2026 und Mo., 02.03.2026

Details

Design considerations for low-power operations and robustness with respect to variations typically impose contradictory requirements. This book focuses on circuit/architectural design techniques for achieving low power operation under parameter variations.


Presents important challenges in nanometer scale integrated circuit design Presents a holistic view of Low-Power Variation-Tolerant Design Covers modeling, analysis and design methodology for low power and variation-tolerant logic circuits, memory and systems

Klappentext
Low-Power Variation-Tolerant Design in Nanometer Silicon Edited by: Swarup Bhunia Saibal Mukhopadhyay Design considerations for low-power operations and robustness with respect to variations typically impose contradictory requirements. Low-power design techniques such as voltage scaling, dual-threshold assignment and gate sizing can have large negative impact on parametric yield under process variations. This book focuses on circuit/architectural design techniques for achieving low power operation under parameter variations. Coverage includes logic and memory design, modeling and analysis, as well as design methodology to achieve simultaneously low power and variation tolerance, while minimizing design overhead. •Introduces readers to some of the most important challenges in low-power and variation-tolerant IC design in nanoscale technologies; •Presents a holistic view of Low-Power Variation-Tolerant Design, at different levels of design abstraction, starting from device to circuit, architecture and system; •Offers comprehensive coverage of modeling, analysis and design methodology for low power and variation-tolerant logic circuits, memory and systems, micro-architecture, DSP, mixed-signal and FPGAs, including current industrial practices, technology scaling trends, and emerging challenges; •Describes in detail modeling and analysis of different variation effects (die-to-die and within-die, process and temporal) on low-power designs; Includes coverage of ultra low-power and robust sub-threshold design.

Inhalt
Introduction and Motivation.- Background on Power Dissipation.- Background on Parameter Variations.- Low power Logic Design under Variations.- Low Power Memory Design under Variations.- System and Architecture Level Design.- Emerging Challenges and Solution Approach.- Conclusion and Discussion.

Weitere Informationen

  • Allgemeine Informationen
    • GTIN 09781489981578
    • Genre Elektrotechnik
    • Auflage 2011
    • Editor Saibal Mukhopadhyay, Swarup Bhunia
    • Sprache Englisch
    • Lesemotiv Verstehen
    • Anzahl Seiten 456
    • Größe H235mm x B155mm x T25mm
    • Jahr 2014
    • EAN 9781489981578
    • Format Kartonierter Einband
    • ISBN 1489981578
    • Veröffentlichung 10.10.2014
    • Titel Low-Power Variation-Tolerant Design in Nanometer Silicon
    • Gewicht 686g
    • Herausgeber Springer US

Bewertungen

Schreiben Sie eine Bewertung
Nur registrierte Benutzer können Bewertungen schreiben. Bitte loggen Sie sich ein oder erstellen Sie ein Konto.
Made with ♥ in Switzerland | ©2025 Avento by Gametime AG
Gametime AG | Hohlstrasse 216 | 8004 Zürich | Schweiz | UID: CHE-112.967.470
Kundenservice: customerservice@avento.shop | Tel: +41 44 248 38 38