Multi-Chip Module Test Strategies

CHF 131.95
Auf Lager
SKU
A0417T94T93
Stock 1 Verfügbar
Geliefert zwischen Mi., 12.11.2025 und Do., 13.11.2025

Details

MCMs today consist of complex and dense VLSI devices mounted into packages that allow little physical access to internal nodes. The complexity and cost associated with their test and diagnosis are major obstacles to their use. Multi-Chip Module Test Strategies presents state-of-the-art test strategies for MCMs. This volume of original research is designed for engineers interested in practical implementations of MCM test solutions and for designers looking for leading edge test and design-for-testability solutions for their next designs.
Multi-Chip Module Test Strategies consists of eight contributions by leading researchers. It is designed to provide a comprehensive and well-balanced coverage of the MCM test domain.
Multi-Chip Module Test Strategies has also been published as a special issue of the Journal of Electronic Testing: Theory and Applications (JETTA, Volume 10, Numbers 1 and 2).


Inhalt
Fundamentals of MCM Testing and Design-for-Testability.- Die Level Testing.- Known Good Die.- Substrate Testing.- A Survey of Test Techniques for MCM Substrates.- Smart Substrate MCMs.- Electron Beam ProbingA Solution for MCM Test and Failure Analysis.- Module Level Test.- MCM Test Strategy Synthesis from Chip Test and Board Test Approaches.- Designing Dual Personality IEEE 1149.1 Compliant Multi-Chip Modules.- An Effective Multi-Chip BIST Scheme.- MCM Test Applications.- Design-for-Test in a Multiple Substrate Multichip Module.- A Test Methodology for High Performance MCMs.- Module Level Diagnosis.- A Formalization of the IEEE 1149.1-1990 Diagnostic Methodology as Applied to Multichip Modules.- Multichip Module Diagnosis by Product-Code Signatures.- Simulation Techniques for MCMs.- Simulation Techniques for the Manufacturing Test of MCMs.- MCM Test Economics.- Economic Analysis of Test Process Flows for Multichip Modules Using Known Good Die.

Weitere Informationen

  • Allgemeine Informationen
    • GTIN 09781461377986
    • Genre Elektrotechnik
    • Editor Yervant Zorian
    • Sprache Englisch
    • Lesemotiv Verstehen
    • Anzahl Seiten 168
    • Größe H260mm x B195mm x T10mm
    • Jahr 2012
    • EAN 9781461377986
    • Format Kartonierter Einband
    • ISBN 1461377986
    • Veröffentlichung 04.10.2012
    • Titel Multi-Chip Module Test Strategies
    • Untertitel Frontiers in Electronic Testing 7
    • Gewicht 369g
    • Herausgeber Springer

Bewertungen

Schreiben Sie eine Bewertung
Nur registrierte Benutzer können Bewertungen schreiben. Bitte loggen Sie sich ein oder erstellen Sie ein Konto.
Made with ♥ in Switzerland | ©2025 Avento by Gametime AG
Gametime AG | Hohlstrasse 216 | 8004 Zürich | Schweiz | UID: CHE-112.967.470