On-Chip Interconnect with aelite

CHF 155.15
Auf Lager
SKU
FJPTI5G05R6
Stock 1 Verfügbar
Geliefert zwischen Di., 27.01.2026 und Mi., 28.01.2026

Details

This book provides a comprehensive description and implementation methodology for the Philips/NXP Aethereal/aelite Network-on-Chip. It uses real-world illustrations in the form of case studies and examples that communicate the power of the methods presented.

Includes supplementary material: sn.pub/extras

Klappentext
On-Chip Interconnect with aelite: Composable and Predictable Systems by: (Authors) Andreas Hansson Kees Goossens Embedded systems are comprised of components integrated on a single circuit, a System on Chip (SoC). One of the critical elements of such an SoC, and the focus of this work, is the on-chip interconnect that enables different components to communicate with each other. The book provides a comprehensive description and implementation methodology for the Philips/NXP Aethereal/aelite Network-on-Chip (NoC). The presentation offers a systems perspective, starting from the system requirements and deriving and describing the resulting hardware architectures, embedded software, and accompanying design flow. Readers get an in depth view of the interconnect requirements, not centered only on performance and scalability, but also the multi-faceted, application-driven requirements, in particular composability and predictability. The book shows how these qualitative requirements are implemented in a state-of-the-art on-chip interconnect, and presents the realistic, quantitative costs. •Uses real-world illustrations extensively, in the form of case studies and examples that communicate the power of the methods presented; •Uses one consistent, running example throughout the book. This example is introduced in the introductory chapter and supports the presentation throughout the work, with additional details given in each chapter; •Content has both breadth (architecture, resource allocation, hardware/software instantiation, formal verification) and depth (block-level architecture description, allocation algorithms, complete run-time APIs, detailed formal models, complete case studies mapped to FPGAs); •Includes numerous case studies, e.g. a JPEG decoder, set-top box and digital radio design.

Inhalt

Introduction; Proposed Solution; Dimensioning; Allocation; Instantiation; Verification; Case Study; Related Work; Conclusions and Future Work.

Weitere Informationen

  • Allgemeine Informationen
    • GTIN 09781461427117
    • Genre Elektrotechnik
    • Auflage 2011
    • Sprache Englisch
    • Lesemotiv Verstehen
    • Anzahl Seiten 220
    • Größe H235mm x B155mm x T13mm
    • Jahr 2012
    • EAN 9781461427117
    • Format Kartonierter Einband
    • ISBN 1461427118
    • Veröffentlichung 01.12.2012
    • Titel On-Chip Interconnect with aelite
    • Autor Kees Goossens , Andreas Hansson
    • Untertitel Composable and Predictable Systems
    • Gewicht 341g
    • Herausgeber Springer New York

Bewertungen

Schreiben Sie eine Bewertung
Nur registrierte Benutzer können Bewertungen schreiben. Bitte loggen Sie sich ein oder erstellen Sie ein Konto.
Made with ♥ in Switzerland | ©2025 Avento by Gametime AG
Gametime AG | Hohlstrasse 216 | 8004 Zürich | Schweiz | UID: CHE-112.967.470
Kundenservice: customerservice@avento.shop | Tel: +41 44 248 38 38