Wir verwenden Cookies und Analyse-Tools, um die Nutzerfreundlichkeit der Internet-Seite zu verbessern und für Marketingzwecke. Wenn Sie fortfahren, diese Seite zu verwenden, nehmen wir an, dass Sie damit einverstanden sind. Zur Datenschutzerklärung.
Optimized Hardware Realization of Computationally Intensive Algorithms
Details
Computationally Intensive algorithms such as those used in image and signal processing, multimedia, telecommunications, cryptography, networking and computation in general were first realized using software running on programmable Digital Signal Processors (DSPs) or microprocessors. However, with advancements in Very Large Scale Integration (VLSI) technology, hardware realization has become an attractive alternative. Significant speedup in computation time can be achieved by assigning complex computation intensive tasks to hardware and by exploiting the inherent parallelism in the algorithms. Recent advancements in Field Programmable Gate Array (FPGA) technology and availability of advanced Electronic Design Automation (EDA) tools have made it possible to efficiently realize computation intensive algorithms using low cost hardware. In this monograph, two distinct algorithms, one from image processing and other from DSP domain are optimally realized in FPGA.
Autorentext
Syed Manzoor Qasim received the B.Tech and M.Tech degrees in Electronics Engineering from Aligarh Muslim University, Aligarh, India, in 2000 and 2002, respectively. He is currently working as a senior research consultant. He holds three US patents and has contributed to over 100 papers in Journals and Conferences. He is a senior member of IEEE.
Weitere Informationen
- Allgemeine Informationen
- GTIN 09786134981712
- Genre Elektrotechnik
- Sprache Englisch
- Anzahl Seiten 76
- Größe H220mm x B150mm x T5mm
- Jahr 2019
- EAN 9786134981712
- Format Kartonierter Einband
- ISBN 6134981710
- Veröffentlichung 09.05.2019
- Titel Optimized Hardware Realization of Computationally Intensive Algorithms
- Autor Syed Manzoor Qasim
- Untertitel Using Field Programmable Gate Array
- Gewicht 131g
- Herausgeber LAP LAMBERT Academic Publishing