Wir verwenden Cookies und Analyse-Tools, um die Nutzerfreundlichkeit der Internet-Seite zu verbessern und für Marketingzwecke. Wenn Sie fortfahren, diese Seite zu verwenden, nehmen wir an, dass Sie damit einverstanden sind. Zur Datenschutzerklärung.
Performance Optimization in Network-on-Chip
Details
The increasing complexity of System-on-Chips (SoCs) has resulted in the bottlenecking of the system due to scalability problems in the bus system. This leads to the decrement of performance of future SoCs with more complex circuitries inside them. Network-on-Chips (NoCs) was proposed as one of the solutions to overcome these issues especially regarding the communication between Intellectual Properties (IP) in a chip. The fundamentals in designing NoC include the selection of network topologies, and hence, performance optimization is needed to ensure the full advantage of networking is taken. Therefore, multi-level Network Partitioning techniques are proposed to obtain the optimal design of networks based on its performance. The performance of a network is measured by its throughput, average queue size, waiting time and data loss. This technique is applied in a case study using MPEG-4 video application. The proposed technique is expected to enhance the performance of the NoC.
Autorentext
Muhamad Qaedi Edanan is a Bachelor in Electronic Engineering (Computer) from Universiti Malaysia Sarawak (UNIMAS). Asrani Lit is a Research Scientist at Department of Electrical and Electronic in UNIMAS.
Weitere Informationen
- Allgemeine Informationen
- GTIN 09783659907456
- Genre Electrical Engineering
- Sprache Englisch
- Anzahl Seiten 80
- Herausgeber LAP LAMBERT Academic Publishing
- Größe H220mm x B150mm x T5mm
- Jahr 2016
- EAN 9783659907456
- Format Kartonierter Einband (Kt)
- ISBN 3659907456
- Veröffentlichung 23.06.2016
- Titel Performance Optimization in Network-on-Chip
- Autor Asrani Lit , Muhamad Qaedi Edanan
- Untertitel Multi Level Network Partitioning Approach
- Gewicht 137g