Wir verwenden Cookies und Analyse-Tools, um die Nutzerfreundlichkeit der Internet-Seite zu verbessern und für Marketingzwecke. Wenn Sie fortfahren, diese Seite zu verwenden, nehmen wir an, dass Sie damit einverstanden sind. Zur Datenschutzerklärung.
Performance Optimization in Network-on-Chip (NoC) Architecture
Details
The escalating complexity of System-on-Chips (SoCs) has resulted bottleneck network communications within the chips thus diminishing its performance. Networks-on-Chip (NoC) was proposed as a paradigm to solve these complications in network communications. As for NoC, the issue arises in designing the topological structure of the on-chip network which fulfilled the application requirements. Therefore, Network Partitioning technique is proposed to obtain the optimal design of networks based on its performance. The performance of NoC is measured through several metrics namely average queue size, waiting time and packet loss. To validate the efficiency, this technique is applied in a case study of MPEG-4 video application. It is expected that the proposed technique is an optimistic way in enhancing the performance of NoC compared to other well known techniques.
Autorentext
Nurbaizura Bt Ramji is a bachelor in Electronic Engineering (Telecommunications) from Universiti Malaysia Sarawak (UNIMAS). Asrani Lit is Research Scientist at UNIMAS.
Weitere Informationen
- Allgemeine Informationen
- GTIN 09783659523359
- Genre Elektrotechnik
- Sprache Englisch
- Anzahl Seiten 88
- Größe H220mm x B150mm x T6mm
- Jahr 2014
- EAN 9783659523359
- Format Kartonierter Einband
- ISBN 3659523356
- Veröffentlichung 23.02.2014
- Titel Performance Optimization in Network-on-Chip (NoC) Architecture
- Autor Nurbaizura Ramji , Asrani Lit
- Gewicht 149g
- Herausgeber LAP LAMBERT Academic Publishing