Power Aware Design Methodologies

CHF 237.05
Auf Lager
SKU
35F3ED0FM8S
Stock 1 Verfügbar
Geliefert zwischen Do., 30.04.2026 und Fr., 01.05.2026

Details

Power Aware Design Methodologies was conceived as an effort to bring all aspects of power-aware design methodologies together in a single document. It covers several layers of the design hierarchy from technology, circuit logic, and architectural levels up to the system layer. It includes discussion of techniques and methodologies for improving the power efficiency of CMOS circuits (digital and analog), systems on chip, microelectronic systems, wirelessly networked systems of computational nodes and so on. In addition to providing an in-depth analysis of the sources of power dissipation in VLSI circuits and systems and the technology and design trends, this book provides a myriad of state-of-the-art approaches to power optimization and control.

The different chapters of Power Aware Design Methodologies have been written by leading researchers and experts in their respective areas. Contributions are from both academia and industry. The contributors have reported the various technologies, methodologies, and techniques in such a way that they are understandable and useful.


Klappentext

Power Aware Design Methodologies was conceived as an effort to bring all aspects of power-aware design methodologies together in a single document. It covers several layers of the design hierarchy from technology, circuit logic, and architectural levels up to the system layer. It includes discussion of techniques and methodologies for improving the power efficiency of CMOS circuits (digital and analog), systems on chip, microelectronic systems, wirelessly networked systems of computational nodes and so on. In addition to providing an in-depth analysis of the sources of power dissipation in VLSI circuits and systems and the technology and design trends, this book provides a myriad of state-of-the-art approaches to power optimization and control. The different chapters of Power Aware Design Methodologies have been written by leading researchers and experts in their respective areas. Contributions are from both academia and industry. The contributors have reported the various technologies, methodologies, and techniques in such a way that they are understandable and useful.


Zusammenfassung

Power Aware Design Methodologies was conceived as an effort to bring all aspects of power-aware design methodologies together in a single document. It covers several layers of the design hierarchy from technology, circuit logic, and architectural levels up to the system layer. It includes discussion of techniques and methodologies for improving the power efficiency of CMOS circuits (digital and analog), systems on chip, microelectronic systems, wirelessly networked systems of computational nodes and so on. In addition to providing an in-depth analysis of the sources of power dissipation in VLSI circuits and systems and the technology and design trends, this book provides a myriad of state-of-the-art approaches to power optimization and control.

The different chapters of Power Aware Design Methodologies have been written by leading researchers and experts in their respective areas. Contributions are from both academia and industry. The contributors have reported the various technologies, methodologies, and techniques in such a way that they are understandable and useful.


Inhalt
CMOS Device Technology Trends for Power-Constrained Applications.- Low Power Memory Design.- Low-Power Digital Circuit Design.- Low Voltage Analog Design.- Low Power Flip-Flop and Clock Network Design Methodologies in High-Performance System-on-a-Chip.- Power Optimization by Datapath Width Adjustment.- Energy-Efficient Design of High-Speed Links.- System and Microarchitectural Level Power Modeling, Optimization, and Their Implications in Energy Aware Computing.- Tools and Techniques for Integrated Hardware-Software Energy Optimizations.- Power-Aware Communication Systems.- Power-Aware Wireless Microsensor Networks.- Circuit and System Level Power Management.- Tools and Methodologies for Power Sensitive Design.- Reconfigurable Processors The Road to Flexible Power-Aware Computing.- Energy-Efficient System-Level Design.

Weitere Informationen

  • Allgemeine Informationen
    • GTIN 09781475785135
    • Genre Elektrotechnik
    • Auflage Softcover reprint of the original 1st edition 2002
    • Sprache Englisch
    • Lesemotiv Verstehen
    • Anzahl Seiten 544
    • Größe H229mm x B152mm x T30mm
    • Jahr 2013
    • EAN 9781475785135
    • Format Kartonierter Einband
    • ISBN 1475785135
    • Veröffentlichung 24.03.2013
    • Titel Power Aware Design Methodologies
    • Autor Jan M. Rabaey , Massoud Pedram
    • Gewicht 778g
    • Herausgeber Springer US

Bewertungen

Schreiben Sie eine Bewertung
Nur registrierte Benutzer können Bewertungen schreiben. Bitte loggen Sie sich ein oder erstellen Sie ein Konto.
Made with ♥ in Switzerland | ©2025 Avento by Gametime AG
Gametime AG | Hohlstrasse 216 | 8004 Zürich | Schweiz | UID: CHE-112.967.470
Kundenservice: customerservice@avento.shop | Tel: +41 44 248 38 38