Wir verwenden Cookies und Analyse-Tools, um die Nutzerfreundlichkeit der Internet-Seite zu verbessern und für Marketingzwecke. Wenn Sie fortfahren, diese Seite zu verwenden, nehmen wir an, dass Sie damit einverstanden sind. Zur Datenschutzerklärung.
Realization of Memory Fault Tolerance using Error Correcting Codes
Details
This work is aimed towards the implementation of a fault-tolerant memory system with the help of supporting circuits. This work demonstrates an improvement on the reliability of a semiconductor memory system using Error control codes (ECC)and Low Density Parity Check (LDPC) Codes as a part of protecting support logic. It is observed that the error correcting codes with higher hamming distances can detect more errors i.e. as higher the hamming distance higher the error control capability.
Autorentext
N.S.Murti Sarma is a professor of Electronics and communications Engineering of Hosting College. P.Pradeep is identifed as a successful graduate research scholar by research assessment committee . Dr.S.P.Venumadhavarao is director of R&D of SNIST, Hyderabad.
Weitere Informationen
- Allgemeine Informationen
- GTIN 09783330044197
- Genre Electrical Engineering
- Sprache Englisch
- Anzahl Seiten 128
- Herausgeber LAP LAMBERT Academic Publishing
- Größe H220mm x B150mm x T8mm
- Jahr 2017
- EAN 9783330044197
- Format Kartonierter Einband
- ISBN 3330044195
- Veröffentlichung 08.02.2017
- Titel Realization of Memory Fault Tolerance using Error Correcting Codes
- Autor N. S. Murti Sarma , Poluboyina Lavanya , Gobinda Prasad Acharya
- Gewicht 209g