Wir verwenden Cookies und Analyse-Tools, um die Nutzerfreundlichkeit der Internet-Seite zu verbessern und für Marketingzwecke. Wenn Sie fortfahren, diese Seite zu verwenden, nehmen wir an, dass Sie damit einverstanden sind. Zur Datenschutzerklärung.
RSA Cryptosystem
Details
This work provides an insight on the implementation of RSA cryptosystem using Verilog finally resulting in an IC. The complete implementation includes three phases: key generation, encryption process and decryption process. To generate the key, we use Random Number Generator and GCD blocks. Whereas for Encryption and Decryption processes Modular Multiplication, Modular Exponentiation blocks were implemented. Finally to bring out an IC, SoC Encounter in Cadence is used.The work also emphasizes on an introduction to Cadence and Verilog. Implementation details of some basic systems in Cadence using Verilog are also highlighted.
Autorentext
Sri Chethan Kumar M obtained his B.E in Electronics and Communication Engineering in 2010 from Visvesvaraya Technological University, Belgaum, India. He is working as lecturer in Bahubali College of Engineering, Shravanabelagola since 2010. He has to his credit more than 20 papers in various National & International journal & conferences.
Weitere Informationen
- Allgemeine Informationen
- GTIN 09783848482894
- Genre Elektrotechnik
- Sprache Englisch
- Anzahl Seiten 60
- Größe H220mm x B150mm x T4mm
- Jahr 2012
- EAN 9783848482894
- Format Kartonierter Einband
- ISBN 3848482894
- Veröffentlichung 07.04.2012
- Titel RSA Cryptosystem
- Autor Chethan Kumar M. , Chiranth Erappa , Umesh T. H.
- Untertitel Asic implementation using cadence
- Gewicht 107g
- Herausgeber LAP LAMBERT Academic Publishing