Single Port Memory Design Using VHDL

CHF 68.90
Auf Lager
SKU
6H38VR414QP
Stock 1 Verfügbar
Geliefert zwischen Mi., 26.11.2025 und Do., 27.11.2025

Details

In today's fast paced technology race there are many aspects of a computer that can be improved upon. Memory is an integral part of how a computer works and involves many different complex levels of hierarchy. Semiconductor memory is an electronic data storage device often used as computer memory, implemented on semiconductor-basis integrated circuits. It is made in many different types and technologies. A simple yet efficient method is presented to explore the design space for memory synthesis which deals with single-port memory synthesis according to the design constraints. The application of this method to different synthesis examples is illustrated and demonstrated. With suitable modifications, the technique could be applied to multiport memory synthesis in which the maximum number of read ports is different from the maximum number of write ports. Memory is designed in VHDL to produce the RTL schematic of the desired circuit. After that, the generated schematic can be verified using simulation software which shows the waveforms of inputs and outputs of the circuit after generating the appropriate testbench. All the chapters start with a brief explanation of design stage.

Autorentext

Samridhi Bhasin graduated from Delhi University,Hansraj College with Bachelor of Science(Hons)in Electronics in 2012.She is pursuing M.Sc.Electronics from Banasthali Vidyapith,Banasthali,doing training in BARC,Mumbai.She coordinated workshops in field of ImageProcessing & worked in academic projects.Her research interests are VLSI,Embedded systems.

Weitere Informationen

  • Allgemeine Informationen
    • GTIN 09783846590607
    • Sprache Englisch
    • Genre Anwendungs-Software
    • Größe H220mm x B150mm x T6mm
    • Jahr 2014
    • EAN 9783846590607
    • Format Kartonierter Einband
    • ISBN 3846590606
    • Veröffentlichung 16.02.2014
    • Titel Single Port Memory Design Using VHDL
    • Autor Samridhi Bhasin
    • Untertitel Synthesis and Simulation
    • Gewicht 167g
    • Herausgeber LAP LAMBERT Academic Publishing
    • Anzahl Seiten 100

Bewertungen

Schreiben Sie eine Bewertung
Nur registrierte Benutzer können Bewertungen schreiben. Bitte loggen Sie sich ein oder erstellen Sie ein Konto.
Made with ♥ in Switzerland | ©2025 Avento by Gametime AG
Gametime AG | Hohlstrasse 216 | 8004 Zürich | Schweiz | UID: CHE-112.967.470