Standard-compliant decimal floating point

CHF 57.55
Auf Lager
SKU
1E76A2U02IG
Stock 1 Verfügbar
Geliefert zwischen Mi., 12.11.2025 und Do., 13.11.2025

Details

Most computers today support binary floating-point in hardware. While suitable for many purposes, it should not be used for financial, commercial and user-centric applications or web services because the decimal data used in these applications cannot be represented exactly using binary floating-point. The problems of binary floating-point can be avoided by using base 10 (decimal) exponents and preserving those exponents where possible. The design performs addition and subtraction on 64-bit operands in a single path adder with exception handling fulfilling the released standard and it can easily be extended to also support operations on 128-bit decimal floating-point numbers. The overall performance of the decimal adder was compared from the point of view of area and speed for the same FPGA families. We synthesized the design for two families of Xilinx, Spartan II and Vertix II. Complete test and verification is performed on all the design versions fulfilling 3063 test vectors supplied by IBM Corp. and supporting 7 rounding modes (5 stated by the standard and 2 proposed by IBM) with exception handling for overflow, inexact and invalid operations.

Autorentext

Eng.Ghada el has obtained her master degree in Electronic Engineering in 2009. She has worked as VLSI design center manager for seven years. Currently working as the electronic design manager at Electronics factory of AOI. She worked on several projects in the field of renewable energy and control systems based on FPGA and embedded processors.

Weitere Informationen

  • Allgemeine Informationen
    • GTIN 09783847343561
    • Genre Elektrotechnik
    • Auflage Aufl.
    • Sprache Englisch
    • Anzahl Seiten 96
    • Größe H220mm x B150mm x T6mm
    • Jahr 2012
    • EAN 9783847343561
    • Format Kartonierter Einband
    • ISBN 3847343564
    • Veröffentlichung 18.01.2012
    • Titel Standard-compliant decimal floating point
    • Autor Ghada El Guindy
    • Untertitel Design, implementation and test of adder/subtractor Unit compliant with IEEE754-2008 standard
    • Gewicht 161g
    • Herausgeber LAP LAMBERT Academic Publishing

Bewertungen

Schreiben Sie eine Bewertung
Nur registrierte Benutzer können Bewertungen schreiben. Bitte loggen Sie sich ein oder erstellen Sie ein Konto.
Made with ♥ in Switzerland | ©2025 Avento by Gametime AG
Gametime AG | Hohlstrasse 216 | 8004 Zürich | Schweiz | UID: CHE-112.967.470