Wafer-Level Chip-Scale Packaging

CHF 215.45
Auf Lager
SKU
8F6347D45SD
Stock 1 Verfügbar
Geliefert zwischen Mi., 31.12.2025 und Do., 01.01.2026

Details

Analog and Power Wafer Level Chip Scale Packaging presents a state-of-art and in-depth overview in analog and power WLCSP design, material characterization, reliability and modeling. Recent advances in analog and power electronic WLCSP packaging are presented based on the development of analog technology and power device integration. The book covers in detail how advances in semiconductor content, analog and power advanced WLCSP design, assembly, materials and reliability have co-enabled significant advances in fan-in and fan-out with redistributed layer (RDL) of analog and power device capability during recent years. Since the analog and power electronic wafer level packaging is different from regular digital and memory IC package, this book will systematically introduce the typical analog and power electronic wafer level packaging design, assembly process, materials, reliability and failure analysis, and material selection. Along with new analog and power WLCSP development, the roleof modeling is a key to assure successful package design. An overview of the analog and power WLCSP modeling and typical thermal, electrical and stress modeling methodologies is also presented in the book.

Covers the development of wafer level power discrete packaging with regular wafer level design concept and directly bumping technology Introduces the development of the analog and power SIP/3D/TSV/stack die packaging technology Presents the wafer level analog IC packaging design through fan-in and fan-out with RDLs

Klappentext

This book presents a state-of-art and in-depth overview in analog and power WLCSP design, material characterization, reliability, and modeling. Recent advances in analog and power electronic WLCSP packaging are presented based on the development of analog technology and power device integration. The book covers in detail how advances in semiconductor content, analog and power advanced WLCSP design, assembly, materials, and reliability have co-enabled significant advances in fan-in and fan-out with redistributed layer (RDL) of analog and power device capability during recent years. Along with new analog and power WLCSP development, the role of modeling is a key to assure successful package design. An overview of the analog and power WLCSP modeling and typical thermal, electrical, and stress modeling methodologies is also provided.

This book also:

· Covers the development of wafer-level power discrete packaging with regular wafer-level design concepts and directlybumping technology

· Introduces the development of the analog and power SIP/3D/TSV/stack die packaging technology

· Presents the wafer-level analog IC packaging design through fan-in and fan-out with RDLs


Inhalt

Chapter 1. Demand and Challenges for Wafer Level Analog and Power Packaging.- Chapter 2. Fan-In Analog Wafer Level Chip Scale Package.- Chapter 3. Fan-Out Analog Wafer Level Chip Scale Package.- Chapter 4. Wafer Level Analog Chip Scale Package Stackable Design.- Chapter 5. Wafer Level Discrete Power MOSFET Package Design.- Chapter 6. Wafer Level Packaging TSV/Stack die for Integration of Analog and Power Solution.- Chapter 7. Thermal Management, Design, Analysis for WLCSP.- Chapter 8. Electrical and Multi-Physics Simulations for Analog and Power WLCSP.- Chapter 9. WLCSP Typical Assembly Process.- Chapter 10. WLCSP Typical Reliability and Test.

Weitere Informationen

  • Allgemeine Informationen
    • GTIN 09781493954384
    • Lesemotiv Verstehen
    • Genre Electrical Engineering
    • Auflage Softcover reprint of the original 1st edition 2015
    • Sprache Englisch
    • Anzahl Seiten 340
    • Herausgeber Springer New York
    • Größe H235mm x B155mm x T18mm
    • Jahr 2016
    • EAN 9781493954384
    • Format Kartonierter Einband
    • ISBN 1493954385
    • Veröffentlichung 23.08.2016
    • Titel Wafer-Level Chip-Scale Packaging
    • Autor Yong Liu , Shichun Qu
    • Untertitel Analog and Power Semiconductor Applications
    • Gewicht 578g

Bewertungen

Schreiben Sie eine Bewertung
Nur registrierte Benutzer können Bewertungen schreiben. Bitte loggen Sie sich ein oder erstellen Sie ein Konto.
Made with ♥ in Switzerland | ©2025 Avento by Gametime AG
Gametime AG | Hohlstrasse 216 | 8004 Zürich | Schweiz | UID: CHE-112.967.470